blob: 1952bde8587db5c5164015458b866a41b76cec9e [file] [log] [blame]
Tim Harvey256dba02021-03-02 14:00:21 -08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2021 Gateworks Corporation
4 */
5
6#ifndef __IMX8MM_VENICE_H
7#define __IMX8MM_VENICE_H
8
9#include <asm/arch/imx-regs.h>
10#include <linux/sizes.h>
11
12#define CONFIG_SPL_MAX_SIZE (148 * 1024)
13#define CONFIG_SYS_MONITOR_LEN SZ_512K
Tim Harvey256dba02021-03-02 14:00:21 -080014#define CONFIG_SYS_UBOOT_BASE \
15 (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
16
17#ifdef CONFIG_SPL_BUILD
18#define CONFIG_SPL_STACK 0x920000
19#define CONFIG_SPL_BSS_START_ADDR 0x910000
Tim Harveye122b1c2021-03-08 13:52:36 -080020#define CONFIG_SPL_BSS_MAX_SIZE SZ_8K
Tim Harvey256dba02021-03-02 14:00:21 -080021#define CONFIG_SYS_SPL_MALLOC_START 0x42200000
Tim Harveye122b1c2021-03-08 13:52:36 -080022#define CONFIG_SYS_SPL_MALLOC_SIZE SZ_1M
Tim Harvey256dba02021-03-02 14:00:21 -080023
24/* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
25#define CONFIG_MALLOC_F_ADDR 0x930000
26/* For RAW image gives a error info not panic */
27#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
28
29#endif
30
31#define MEM_LAYOUT_ENV_SETTINGS \
32 "fdt_addr_r=0x44000000\0" \
33 "kernel_addr_r=0x42000000\0" \
34 "ramdisk_addr_r=0x46400000\0" \
35 "scriptaddr=0x46000000\0"
36
Tim Harvey256dba02021-03-02 14:00:21 -080037/* Enable Distro Boot */
38#ifndef CONFIG_SPL_BUILD
39#define BOOT_TARGET_DEVICES(func) \
40 func(MMC, mmc, 1) \
41 func(MMC, mmc, 2) \
42 func(DHCP, dhcp, na)
43#include <config_distro_bootcmd.h>
Tim Harvey256dba02021-03-02 14:00:21 -080044#else
45#define BOOTENV
46#endif
47
48/* Initial environment variables */
49#define CONFIG_EXTRA_ENV_SETTINGS \
50 BOOTENV \
51 MEM_LAYOUT_ENV_SETTINGS \
52 "script=boot.scr\0" \
53 "bootm_size=0x10000000\0" \
Tim Harvey256dba02021-03-02 14:00:21 -080054 "dev=2\0" \
55 "preboot=gsc wd-disable\0" \
56 "console=ttymxc1,115200\0" \
57 "update_firmware=" \
58 "tftpboot $loadaddr $image && " \
59 "setexpr blkcnt $filesize + 0x1ff && " \
60 "setexpr blkcnt $blkcnt / 0x200 && " \
61 "mmc dev $dev && " \
62 "mmc write $loadaddr 0x42 $blkcnt\0" \
63 "boot_net=" \
64 "tftpboot $kernel_addr_r $image && " \
65 "booti $kernel_addr_r - $fdtcontroladdr\0" \
66 "update_rootfs=" \
67 "tftpboot $loadaddr $image && " \
68 "gzwrite mmc $dev $loadaddr $filesize 100000 1000000\0" \
69 "update_all=" \
70 "tftpboot $loadaddr $image && " \
71 "gzwrite mmc $dev $loadaddr $filesize\0" \
72 "erase_env=mmc dev $dev; mmc erase 0x7f08 0x40\0"
73
74#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
75#define CONFIG_SYS_INIT_RAM_SIZE SZ_2M
76#define CONFIG_SYS_INIT_SP_OFFSET \
77 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
78#define CONFIG_SYS_INIT_SP_ADDR \
79 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
80
Tim Harvey256dba02021-03-02 14:00:21 -080081#define CONFIG_SYS_SDRAM_BASE 0x40000000
82
83/* SDRAM configuration */
84#define PHYS_SDRAM 0x40000000
Tim Harvey56c5e312022-03-30 13:39:02 -070085#define PHYS_SDRAM_SIZE SZ_4G
Tim Harvey256dba02021-03-02 14:00:21 -080086#define CONFIG_SYS_BOOTM_LEN SZ_256M
87
88/* UART */
89#define CONFIG_MXC_UART_BASE UART2_BASE_ADDR
90
91/* Monitor Command Prompt */
Tim Harvey256dba02021-03-02 14:00:21 -080092#define CONFIG_SYS_CBSIZE SZ_2K
93#define CONFIG_SYS_MAXARGS 64
94#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
95#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
96 sizeof(CONFIG_SYS_PROMPT) + 16)
97
98/* USDHC */
99#define CONFIG_SYS_FSL_USDHC_NUM 2
100#define CONFIG_SYS_FSL_ESDHC_ADDR 0
Tim Harvey256dba02021-03-02 14:00:21 -0800101
Tim Harvey256dba02021-03-02 14:00:21 -0800102/* FEC */
Tim Harvey256dba02021-03-02 14:00:21 -0800103#define CONFIG_FEC_MXC_PHYADDR 0
104#define FEC_QUIRK_ENET_MAC
Tim Harvey256dba02021-03-02 14:00:21 -0800105
106#endif