blob: 8ef6068cb91a89b045fbf40d8d5548319bbbf3fa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053019#define CONFIG_SPL_PAD_TO 0x40000
20#define CONFIG_SPL_MAX_SIZE 0x28000
21#ifdef CONFIG_SPL_BUILD
22#define CONFIG_SPL_SKIP_RELOCATE
23#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053025#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
Miquel Raynald0935362019-10-03 19:50:03 +020029#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000030#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040031#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
32/*
33 * HDR would be appended at end of image and copied to DDR along
34 * with U-Boot image.
35 */
36#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
38#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080041#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053047#define CONFIG_SPL_SPI_FLASH_MINIMAL
48#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080049#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
50#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#ifndef CONFIG_SPL_BUILD
53#define CONFIG_SYS_MPC85XX_NO_RESETVEC
54#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053055#endif
56
57#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080058#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053059#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080060#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
61#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053062#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053063#ifndef CONFIG_SPL_BUILD
64#define CONFIG_SYS_MPC85XX_NO_RESETVEC
65#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053066#endif
67
68#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053069
70/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053071#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053072
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053073#ifndef CONFIG_RESET_VECTOR_ADDRESS
74#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
75#endif
76
77#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080078#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040079#define CONFIG_PCIE1 /* PCIE controller 1 */
80#define CONFIG_PCIE2 /* PCIE controller 2 */
81#define CONFIG_PCIE3 /* PCIE controller 3 */
82#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053083
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053084#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +020085#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +000086#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040087#define CONFIG_RAMBOOT_NAND
88#define CONFIG_BOOTSCRIPT_COPY_RAM
89#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053090#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053091
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053092/*
93 * These can be toggled for performance analysis, otherwise use default.
94 */
95#define CONFIG_SYS_CACHE_STASHING
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053096#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053097#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053098#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
99#endif
100
101#define CONFIG_ENABLE_36BIT_PHYS
102
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530103/*
104 * Config the L3 Cache as L3 SRAM
105 */
106#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400107/*
108 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
109 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
110 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
111 */
112#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530113#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400114#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500115#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530116#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
117#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
118#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530119
120#define CONFIG_SYS_DCSRBAR 0xf0000000
121#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
122
123/*
124 * DDR Setup
125 */
126#define CONFIG_VERY_BIG_RAM
127#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
128#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
129
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530130#define CONFIG_SYS_SPD_BUS_NUM 0
131#define SPD_EEPROM_ADDRESS 0x51
132
133#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
134
135/*
136 * IFC Definitions
137 */
138#define CONFIG_SYS_FLASH_BASE 0xe8000000
139#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
140
141#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
142#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
143 CSPR_PORT_SIZE_16 | \
144 CSPR_MSEL_NOR | \
145 CSPR_V)
146#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530147
148/*
149 * TDM Definition
150 */
151#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
152
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530153/* NOR Flash Timing Params */
154#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
155#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
156 FTIM0_NOR_TEADC(0x5) | \
157 FTIM0_NOR_TEAHC(0x5))
158#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
159 FTIM1_NOR_TRAD_NOR(0x1A) |\
160 FTIM1_NOR_TSEQRAD_NOR(0x13))
161#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
162 FTIM2_NOR_TCH(0x4) | \
163 FTIM2_NOR_TWPH(0x0E) | \
164 FTIM2_NOR_TWP(0x1c))
165#define CONFIG_SYS_NOR_FTIM3 0x0
166
167#define CONFIG_SYS_FLASH_QUIET_TEST
168#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
169
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530170#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
171#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
172#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
173
174#define CONFIG_SYS_FLASH_EMPTY_INFO
175#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
176
177/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530178#define CPLD_LBMAP_MASK 0x3F
179#define CPLD_BANK_SEL_MASK 0x07
180#define CPLD_BANK_OVERRIDE 0x40
181#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
182#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
183#define CPLD_LBMAP_RESET 0xFF
184#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530185
York Sune9c8dcf2016-11-18 13:44:00 -0800186#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800187#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800188#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530189#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800190#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530191
York Sun2c156012016-11-21 10:46:53 -0800192#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530193#define CPLD_INT_MASK_ALL 0xFF
194#define CPLD_INT_MASK_THERM 0x80
195#define CPLD_INT_MASK_DVI_DFP 0x40
196#define CPLD_INT_MASK_QSGMII1 0x20
197#define CPLD_INT_MASK_QSGMII2 0x10
198#define CPLD_INT_MASK_SGMI1 0x08
199#define CPLD_INT_MASK_SGMI2 0x04
200#define CPLD_INT_MASK_TDMR1 0x02
201#define CPLD_INT_MASK_TDMR2 0x01
202#endif
203
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530204#define CONFIG_SYS_CPLD_BASE 0xffdf0000
205#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530206#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530207#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
208 | CSPR_PORT_SIZE_8 \
209 | CSPR_MSEL_GPCM \
210 | CSPR_V)
211#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
212#define CONFIG_SYS_CSOR2 0x0
213/* CPLD Timing parameters for IFC CS2 */
214#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
215 FTIM0_GPCM_TEADC(0x0e) | \
216 FTIM0_GPCM_TEAHC(0x0e))
217#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
218 FTIM1_GPCM_TRAD(0x1f))
219#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800220 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530221 FTIM2_GPCM_TWP(0x1f))
222#define CONFIG_SYS_CS2_FTIM3 0x0
223
224/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530225#define CONFIG_SYS_NAND_BASE 0xff800000
226#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
227
228#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
229#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
230 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
231 | CSPR_MSEL_NAND /* MSEL = NAND */ \
232 | CSPR_V)
233#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
234
235#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
236 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
237 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
238 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
239 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
240 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
241 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
242
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530243/* ONFI NAND Flash mode0 Timing Params */
244#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
245 FTIM0_NAND_TWP(0x18) | \
246 FTIM0_NAND_TWCHT(0x07) | \
247 FTIM0_NAND_TWH(0x0a))
248#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
249 FTIM1_NAND_TWBE(0x39) | \
250 FTIM1_NAND_TRR(0x0e) | \
251 FTIM1_NAND_TRP(0x18))
252#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
253 FTIM2_NAND_TREH(0x0a) | \
254 FTIM2_NAND_TWHRE(0x1e))
255#define CONFIG_SYS_NAND_FTIM3 0x0
256
257#define CONFIG_SYS_NAND_DDR_LAW 11
258#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
259#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530260
Miquel Raynald0935362019-10-03 19:50:03 +0200261#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530262#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
263#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
264#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
265#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
266#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
267#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
268#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
269#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
270#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
271#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
272#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
273#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
274#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
275#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
276#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
277#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
278#else
279#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
280#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
281#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
282#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
283#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
284#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
285#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
286#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
287#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
288#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
289#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
290#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
291#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
292#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
293#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
294#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
295#endif
296
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530297#if defined(CONFIG_RAMBOOT_PBL)
298#define CONFIG_SYS_RAMBOOT
299#endif
300
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530301#define CONFIG_HWCONFIG
302
303/* define to use L1 as initial stack */
304#define CONFIG_L1_INIT_RAM
305#define CONFIG_SYS_INIT_RAM_LOCK
306#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700308#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530309/* The assembler doesn't like typecast */
310#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
311 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
312 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
313#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
314
315#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
316 GENERATED_GBL_DATA_SIZE)
317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
318
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530319#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530320
321/* Serial Port - controlled on board with jumper J8
322 * open - index 2
323 * shorted - index 1
324 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530325#define CONFIG_SYS_NS16550_SERIAL
326#define CONFIG_SYS_NS16550_REG_SIZE 1
327#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
328
329#define CONFIG_SYS_BAUDRATE_TABLE \
330 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
331
332#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
333#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
334#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
335#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530336
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530337/* I2C bus multiplexer */
338#define I2C_MUX_PCA_ADDR 0x70
339#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530340
York Sun097aa602016-11-21 11:25:26 -0800341#if defined(CONFIG_TARGET_T1042RDB_PI) || \
342 defined(CONFIG_TARGET_T1040D4RDB) || \
343 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800344/* LDI/DVI Encoder for display */
345#define CONFIG_SYS_I2C_LDI_ADDR 0x38
346#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800347#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800348
vijay rai27cdc772014-03-31 11:46:34 +0530349/*
350 * RTC configuration
351 */
352#define RTC
353#define CONFIG_RTC_DS1337 1
354#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530355
vijay rai27cdc772014-03-31 11:46:34 +0530356/*DVI encoder*/
357#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
358#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530359
360/*
361 * eSPI - Enhanced SPI
362 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530363
364/*
365 * General PCI
366 * Memory space is mapped 1-1, but I/O space must start from 0.
367 */
368
369#ifdef CONFIG_PCI
370/* controller 1, direct to uli, tgtid 3, Base address 20000 */
371#ifdef CONFIG_PCIE1
372#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530373#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530374#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530375#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530376#endif
377
378/* controller 2, Slot 2, tgtid 2, Base address 201000 */
379#ifdef CONFIG_PCIE2
380#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530381#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530382#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530383#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530384#endif
385
386/* controller 3, Slot 1, tgtid 1, Base address 202000 */
387#ifdef CONFIG_PCIE3
388#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530389#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530390#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530391#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530392#endif
393
394/* controller 4, Base address 203000 */
395#ifdef CONFIG_PCIE4
396#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530397#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530398#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530399#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400#endif
401
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530402#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530403#endif /* CONFIG_PCI */
404
405/* SATA */
406#define CONFIG_FSL_SATA_V2
407#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408#define CONFIG_SATA1
409#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
410#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
411
412#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530413#endif
414
415/*
416* USB
417*/
418#define CONFIG_HAS_FSL_DR_USB
419
420#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400421#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530422#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530423#endif
424#endif
425
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530426#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530427#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530428#endif
429
430/* Qman/Bman */
431#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500432#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530433#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
434#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
435#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500436#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
437#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
438#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
439#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
440#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
441 CONFIG_SYS_BMAN_CENA_SIZE)
442#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
443#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500444#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530445#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
446#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
447#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500448#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
449#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
450#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
451#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
452#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
453 CONFIG_SYS_QMAN_CENA_SIZE)
454#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
455#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530456
457#define CONFIG_SYS_DPAA_FMAN
458#define CONFIG_SYS_DPAA_PME
459
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530460#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
461#endif /* CONFIG_NOBQFMAN */
462
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530463#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800464#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530465#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800466#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300467#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800468#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530469#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
470#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
471#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
472#endif
473
York Sun097aa602016-11-21 11:25:26 -0800474#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530475#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
476#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
477#else
478#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
479#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530480#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530481
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200482/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800483#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200484#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800485#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200486#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
487#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530488#else
489#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
490#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
491#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200492#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530493#endif
494
495/*
496 * Environment
497 */
498#define CONFIG_LOADS_ECHO /* echo on for serial download */
499#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
500
501/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530502 * Miscellaneous configurable options
503 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530504
505/*
506 * For booting Linux, the board info and command line data
507 * have to be in the first 64 MB of memory, since this is
508 * the maximum mapped by the Linux kernel during initialization.
509 */
510#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
511#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
512
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530513/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530514 * Dynamic MTD Partition support with mtdparts
515 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530516
517/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530518 * Environment Configuration
519 */
520#define CONFIG_ROOTPATH "/opt/nfsroot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530521#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
522
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530523#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530524#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530525
York Sun37cdf5d2016-11-18 13:31:27 -0800526#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530527#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800528#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530529#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800530#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530531#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800532#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530533#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800534#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530535#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530536#endif
537
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530538#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530539 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
540 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
541 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530542 "netdev=eth0\0" \
543 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
544 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
545 "tftpflash=tftpboot $loadaddr $uboot && " \
546 "protect off $ubootaddr +$filesize && " \
547 "erase $ubootaddr +$filesize && " \
548 "cp.b $loadaddr $ubootaddr $filesize && " \
549 "protect on $ubootaddr +$filesize && " \
550 "cmp.b $loadaddr $ubootaddr $filesize\0" \
551 "consoledev=ttyS0\0" \
552 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530553 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500554 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530555 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500556 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530557
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530558#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530559
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530560#endif /* __CONFIG_H */