blob: 91f6ad3bfef9846aab39331efd9493b1a98432d3 [file] [log] [blame]
Faiz Abbas5cc51072019-10-15 18:24:36 +05301// SPDX-License-Identifier: GPL-2.0+
2/**
Bin Meng3816bea2023-10-11 21:15:44 +08003 * ufs.c - Universal Flash Storage (UFS) driver
Faiz Abbas5cc51072019-10-15 18:24:36 +05304 *
5 * Taken from Linux Kernel v5.2 (drivers/scsi/ufs/ufshcd.c) and ported
6 * to u-boot.
7 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05008 * Copyright (C) 2019 Texas Instruments Incorporated - https://www.ti.com
Faiz Abbas5cc51072019-10-15 18:24:36 +05309 */
10
Marek Vasut12ec15e2023-08-16 17:05:50 +020011#include <bouncebuf.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053012#include <charset.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053013#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Simon Glass9bc15642020-02-03 07:36:16 -070015#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070016#include <dm/devres.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053017#include <dm/lists.h>
18#include <dm/device-internal.h>
19#include <malloc.h>
20#include <hexdump.h>
21#include <scsi.h>
Neil Armstrong9218c2a2024-12-30 11:30:55 +010022#include <ufs.h>
Simon Glass0b700eb2020-07-19 10:15:54 -060023#include <asm/io.h>
24#include <asm/dma-mapping.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060025#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060026#include <linux/delay.h>
Masahiro Yamada6373a172020-02-14 16:40:19 +090027#include <linux/dma-mapping.h>
Faiz Abbas5cc51072019-10-15 18:24:36 +053028
29#include "ufs.h"
30
31#define UFSHCD_ENABLE_INTRS (UTP_TRANSFER_REQ_COMPL |\
32 UTP_TASK_REQ_COMPL |\
33 UFSHCD_ERROR_MASK)
34/* maximum number of link-startup retries */
35#define DME_LINKSTARTUP_RETRIES 3
36
37/* maximum number of retries for a general UIC command */
38#define UFS_UIC_COMMAND_RETRIES 3
39
40/* Query request retries */
41#define QUERY_REQ_RETRIES 3
42/* Query request timeout */
43#define QUERY_REQ_TIMEOUT 1500 /* 1.5 seconds */
44
45/* maximum timeout in ms for a general UIC command */
46#define UFS_UIC_CMD_TIMEOUT 1000
47/* NOP OUT retries waiting for NOP IN response */
48#define NOP_OUT_RETRIES 10
49/* Timeout after 30 msecs if NOP OUT hangs without response */
50#define NOP_OUT_TIMEOUT 30 /* msecs */
51
52/* Only use one Task Tag for all requests */
53#define TASK_TAG 0
54
55/* Expose the flag value from utp_upiu_query.value */
56#define MASK_QUERY_UPIU_FLAG_LOC 0xFF
57
58#define MAX_PRDT_ENTRY 262144
59
60/* maximum bytes per request */
61#define UFS_MAX_BYTES (128 * 256 * 1024)
62
63static inline bool ufshcd_is_hba_active(struct ufs_hba *hba);
64static inline void ufshcd_hba_stop(struct ufs_hba *hba);
65static int ufshcd_hba_enable(struct ufs_hba *hba);
66
67/*
68 * ufshcd_wait_for_register - wait for register value to change
69 */
70static int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
71 u32 val, unsigned long timeout_ms)
72{
73 int err = 0;
74 unsigned long start = get_timer(0);
75
76 /* ignore bits that we don't intend to wait on */
77 val = val & mask;
78
79 while ((ufshcd_readl(hba, reg) & mask) != val) {
80 if (get_timer(start) > timeout_ms) {
81 if ((ufshcd_readl(hba, reg) & mask) != val)
82 err = -ETIMEDOUT;
83 break;
84 }
85 }
86
87 return err;
88}
89
90/**
91 * ufshcd_init_pwr_info - setting the POR (power on reset)
92 * values in hba power info
93 */
94static void ufshcd_init_pwr_info(struct ufs_hba *hba)
95{
96 hba->pwr_info.gear_rx = UFS_PWM_G1;
97 hba->pwr_info.gear_tx = UFS_PWM_G1;
98 hba->pwr_info.lane_rx = 1;
99 hba->pwr_info.lane_tx = 1;
100 hba->pwr_info.pwr_rx = SLOWAUTO_MODE;
101 hba->pwr_info.pwr_tx = SLOWAUTO_MODE;
102 hba->pwr_info.hs_rate = 0;
103}
104
105/**
106 * ufshcd_print_pwr_info - print power params as saved in hba
107 * power info
108 */
109static void ufshcd_print_pwr_info(struct ufs_hba *hba)
110{
111 static const char * const names[] = {
112 "INVALID MODE",
113 "FAST MODE",
114 "SLOW_MODE",
115 "INVALID MODE",
116 "FASTAUTO_MODE",
117 "SLOWAUTO_MODE",
118 "INVALID MODE",
119 };
120
121 dev_err(hba->dev, "[RX, TX]: gear=[%d, %d], lane[%d, %d], pwr[%s, %s], rate = %d\n",
122 hba->pwr_info.gear_rx, hba->pwr_info.gear_tx,
123 hba->pwr_info.lane_rx, hba->pwr_info.lane_tx,
124 names[hba->pwr_info.pwr_rx],
125 names[hba->pwr_info.pwr_tx],
126 hba->pwr_info.hs_rate);
127}
128
Neil Armstrong5168a8b2024-09-10 11:50:10 +0200129static void ufshcd_device_reset(struct ufs_hba *hba)
130{
131 ufshcd_vops_device_reset(hba);
132}
133
Faiz Abbas5cc51072019-10-15 18:24:36 +0530134/**
135 * ufshcd_ready_for_uic_cmd - Check if controller is ready
136 * to accept UIC commands
137 */
138static inline bool ufshcd_ready_for_uic_cmd(struct ufs_hba *hba)
139{
140 if (ufshcd_readl(hba, REG_CONTROLLER_STATUS) & UIC_COMMAND_READY)
141 return true;
142 else
143 return false;
144}
145
146/**
147 * ufshcd_get_uic_cmd_result - Get the UIC command result
148 */
149static inline int ufshcd_get_uic_cmd_result(struct ufs_hba *hba)
150{
151 return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_2) &
152 MASK_UIC_COMMAND_RESULT;
153}
154
155/**
156 * ufshcd_get_dme_attr_val - Get the value of attribute returned by UIC command
157 */
158static inline u32 ufshcd_get_dme_attr_val(struct ufs_hba *hba)
159{
160 return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_3);
161}
162
163/**
164 * ufshcd_is_device_present - Check if any device connected to
165 * the host controller
166 */
167static inline bool ufshcd_is_device_present(struct ufs_hba *hba)
168{
169 return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) &
170 DEVICE_PRESENT) ? true : false;
171}
172
173/**
174 * ufshcd_send_uic_cmd - UFS Interconnect layer command API
175 *
176 */
177static int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd)
178{
179 unsigned long start = 0;
180 u32 intr_status;
181 u32 enabled_intr_status;
182
183 if (!ufshcd_ready_for_uic_cmd(hba)) {
184 dev_err(hba->dev,
185 "Controller not ready to accept UIC commands\n");
186 return -EIO;
187 }
188
189 debug("sending uic command:%d\n", uic_cmd->command);
190
191 /* Write Args */
192 ufshcd_writel(hba, uic_cmd->argument1, REG_UIC_COMMAND_ARG_1);
193 ufshcd_writel(hba, uic_cmd->argument2, REG_UIC_COMMAND_ARG_2);
194 ufshcd_writel(hba, uic_cmd->argument3, REG_UIC_COMMAND_ARG_3);
195
196 /* Write UIC Cmd */
197 ufshcd_writel(hba, uic_cmd->command & COMMAND_OPCODE_MASK,
198 REG_UIC_COMMAND);
199
200 start = get_timer(0);
201 do {
202 intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
203 enabled_intr_status = intr_status & hba->intr_mask;
204 ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
205
206 if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
207 dev_err(hba->dev,
208 "Timedout waiting for UIC response\n");
209
210 return -ETIMEDOUT;
211 }
212
213 if (enabled_intr_status & UFSHCD_ERROR_MASK) {
214 dev_err(hba->dev, "Error in status:%08x\n",
215 enabled_intr_status);
216
217 return -1;
218 }
219 } while (!(enabled_intr_status & UFSHCD_UIC_MASK));
220
221 uic_cmd->argument2 = ufshcd_get_uic_cmd_result(hba);
222 uic_cmd->argument3 = ufshcd_get_dme_attr_val(hba);
223
224 debug("Sent successfully\n");
225
226 return 0;
227}
228
229/**
230 * ufshcd_dme_set_attr - UIC command for DME_SET, DME_PEER_SET
231 *
232 */
233int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, u8 attr_set,
234 u32 mib_val, u8 peer)
235{
236 struct uic_command uic_cmd = {0};
237 static const char *const action[] = {
238 "dme-set",
239 "dme-peer-set"
240 };
241 const char *set = action[!!peer];
242 int ret;
243 int retries = UFS_UIC_COMMAND_RETRIES;
244
245 uic_cmd.command = peer ?
246 UIC_CMD_DME_PEER_SET : UIC_CMD_DME_SET;
247 uic_cmd.argument1 = attr_sel;
248 uic_cmd.argument2 = UIC_ARG_ATTR_TYPE(attr_set);
249 uic_cmd.argument3 = mib_val;
250
251 do {
252 /* for peer attributes we retry upon failure */
253 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
254 if (ret)
255 dev_dbg(hba->dev, "%s: attr-id 0x%x val 0x%x error code %d\n",
256 set, UIC_GET_ATTR_ID(attr_sel), mib_val, ret);
257 } while (ret && peer && --retries);
258
259 if (ret)
260 dev_err(hba->dev, "%s: attr-id 0x%x val 0x%x failed %d retries\n",
261 set, UIC_GET_ATTR_ID(attr_sel), mib_val,
262 UFS_UIC_COMMAND_RETRIES - retries);
263
264 return ret;
265}
266
267/**
268 * ufshcd_dme_get_attr - UIC command for DME_GET, DME_PEER_GET
269 *
270 */
271int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
272 u32 *mib_val, u8 peer)
273{
274 struct uic_command uic_cmd = {0};
275 static const char *const action[] = {
276 "dme-get",
277 "dme-peer-get"
278 };
279 const char *get = action[!!peer];
280 int ret;
281 int retries = UFS_UIC_COMMAND_RETRIES;
282
283 uic_cmd.command = peer ?
284 UIC_CMD_DME_PEER_GET : UIC_CMD_DME_GET;
285 uic_cmd.argument1 = attr_sel;
286
287 do {
288 /* for peer attributes we retry upon failure */
289 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
290 if (ret)
291 dev_dbg(hba->dev, "%s: attr-id 0x%x error code %d\n",
292 get, UIC_GET_ATTR_ID(attr_sel), ret);
293 } while (ret && peer && --retries);
294
295 if (ret)
296 dev_err(hba->dev, "%s: attr-id 0x%x failed %d retries\n",
297 get, UIC_GET_ATTR_ID(attr_sel),
298 UFS_UIC_COMMAND_RETRIES - retries);
299
300 if (mib_val && !ret)
301 *mib_val = uic_cmd.argument3;
302
303 return ret;
304}
305
306static int ufshcd_disable_tx_lcc(struct ufs_hba *hba, bool peer)
307{
308 u32 tx_lanes, i, err = 0;
309
310 if (!peer)
311 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
312 &tx_lanes);
313 else
314 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
315 &tx_lanes);
316 for (i = 0; i < tx_lanes; i++) {
Neil Armstrong671feab2024-12-30 11:30:57 +0100317 unsigned int val = UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
318 UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530319 if (!peer)
Neil Armstrong671feab2024-12-30 11:30:57 +0100320 err = ufshcd_dme_set(hba, val, 0);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530321 else
Neil Armstrong671feab2024-12-30 11:30:57 +0100322 err = ufshcd_dme_peer_set(hba, val, 0);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530323 if (err) {
Bin Meng618eb6a2023-10-11 21:15:45 +0800324 dev_err(hba->dev, "%s: TX LCC Disable failed, peer = %d, lane = %d, err = %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +0530325 __func__, peer, i, err);
326 break;
327 }
328 }
329
330 return err;
331}
332
333static inline int ufshcd_disable_device_tx_lcc(struct ufs_hba *hba)
334{
335 return ufshcd_disable_tx_lcc(hba, true);
336}
337
338/**
339 * ufshcd_dme_link_startup - Notify Unipro to perform link startup
340 *
341 */
342static int ufshcd_dme_link_startup(struct ufs_hba *hba)
343{
344 struct uic_command uic_cmd = {0};
345 int ret;
346
347 uic_cmd.command = UIC_CMD_DME_LINK_STARTUP;
348
349 ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
350 if (ret)
351 dev_dbg(hba->dev,
352 "dme-link-startup: error code %d\n", ret);
353 return ret;
354}
355
356/**
357 * ufshcd_disable_intr_aggr - Disables interrupt aggregation.
358 *
359 */
360static inline void ufshcd_disable_intr_aggr(struct ufs_hba *hba)
361{
362 ufshcd_writel(hba, 0, REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL);
363}
364
365/**
366 * ufshcd_get_lists_status - Check UCRDY, UTRLRDY and UTMRLRDY
367 */
368static inline int ufshcd_get_lists_status(u32 reg)
369{
370 return !((reg & UFSHCD_STATUS_READY) == UFSHCD_STATUS_READY);
371}
372
373/**
374 * ufshcd_enable_run_stop_reg - Enable run-stop registers,
375 * When run-stop registers are set to 1, it indicates the
376 * host controller that it can process the requests
377 */
378static void ufshcd_enable_run_stop_reg(struct ufs_hba *hba)
379{
380 ufshcd_writel(hba, UTP_TASK_REQ_LIST_RUN_STOP_BIT,
381 REG_UTP_TASK_REQ_LIST_RUN_STOP);
382 ufshcd_writel(hba, UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT,
383 REG_UTP_TRANSFER_REQ_LIST_RUN_STOP);
384}
385
386/**
387 * ufshcd_enable_intr - enable interrupts
388 */
389static void ufshcd_enable_intr(struct ufs_hba *hba, u32 intrs)
390{
391 u32 set = ufshcd_readl(hba, REG_INTERRUPT_ENABLE);
392 u32 rw;
393
394 if (hba->version == UFSHCI_VERSION_10) {
395 rw = set & INTERRUPT_MASK_RW_VER_10;
396 set = rw | ((set ^ intrs) & intrs);
397 } else {
398 set |= intrs;
399 }
400
401 ufshcd_writel(hba, set, REG_INTERRUPT_ENABLE);
402
403 hba->intr_mask = set;
404}
405
406/**
407 * ufshcd_make_hba_operational - Make UFS controller operational
408 *
409 * To bring UFS host controller to operational state,
410 * 1. Enable required interrupts
411 * 2. Configure interrupt aggregation
412 * 3. Program UTRL and UTMRL base address
413 * 4. Configure run-stop-registers
414 *
415 */
416static int ufshcd_make_hba_operational(struct ufs_hba *hba)
417{
418 int err = 0;
419 u32 reg;
420
421 /* Enable required interrupts */
422 ufshcd_enable_intr(hba, UFSHCD_ENABLE_INTRS);
423
424 /* Disable interrupt aggregation */
425 ufshcd_disable_intr_aggr(hba);
426
427 /* Configure UTRL and UTMRL base address registers */
428 ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utrdl),
429 REG_UTP_TRANSFER_REQ_LIST_BASE_L);
430 ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utrdl),
431 REG_UTP_TRANSFER_REQ_LIST_BASE_H);
432 ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utmrdl),
433 REG_UTP_TASK_REQ_LIST_BASE_L);
434 ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utmrdl),
435 REG_UTP_TASK_REQ_LIST_BASE_H);
436
437 /*
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +0200438 * Make sure base address and interrupt setup are updated before
439 * enabling the run/stop registers below.
440 */
441 wmb();
442
443 /*
Faiz Abbas5cc51072019-10-15 18:24:36 +0530444 * UCRDY, UTMRLDY and UTRLRDY bits must be 1
445 */
446 reg = ufshcd_readl(hba, REG_CONTROLLER_STATUS);
447 if (!(ufshcd_get_lists_status(reg))) {
448 ufshcd_enable_run_stop_reg(hba);
449 } else {
450 dev_err(hba->dev,
Bin Meng618eb6a2023-10-11 21:15:45 +0800451 "Host controller not ready to process requests\n");
Faiz Abbas5cc51072019-10-15 18:24:36 +0530452 err = -EIO;
453 goto out;
454 }
455
456out:
457 return err;
458}
459
460/**
461 * ufshcd_link_startup - Initialize unipro link startup
462 */
463static int ufshcd_link_startup(struct ufs_hba *hba)
464{
465 int ret;
466 int retries = DME_LINKSTARTUP_RETRIES;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530467
Faiz Abbas5cc51072019-10-15 18:24:36 +0530468 do {
469 ufshcd_ops_link_startup_notify(hba, PRE_CHANGE);
470
471 ret = ufshcd_dme_link_startup(hba);
472
473 /* check if device is detected by inter-connect layer */
474 if (!ret && !ufshcd_is_device_present(hba)) {
475 dev_err(hba->dev, "%s: Device not present\n", __func__);
476 ret = -ENXIO;
477 goto out;
478 }
479
480 /*
481 * DME link lost indication is only received when link is up,
482 * but we can't be sure if the link is up until link startup
483 * succeeds. So reset the local Uni-Pro and try again.
484 */
485 if (ret && ufshcd_hba_enable(hba))
486 goto out;
487 } while (ret && retries--);
488
489 if (ret)
490 /* failed to get the link up... retire */
491 goto out;
492
Faiz Abbas5cc51072019-10-15 18:24:36 +0530493 /* Mark that link is up in PWM-G1, 1-lane, SLOW-AUTO mode */
494 ufshcd_init_pwr_info(hba);
495
496 if (hba->quirks & UFSHCD_QUIRK_BROKEN_LCC) {
497 ret = ufshcd_disable_device_tx_lcc(hba);
498 if (ret)
499 goto out;
500 }
501
502 /* Include any host controller configuration via UIC commands */
503 ret = ufshcd_ops_link_startup_notify(hba, POST_CHANGE);
504 if (ret)
505 goto out;
506
Bhupesh Sharma9f952302024-09-30 14:44:30 +0200507 /* Clear UECPA once due to LINERESET has happened during LINK_STARTUP */
508 ufshcd_readl(hba, REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530509 ret = ufshcd_make_hba_operational(hba);
510out:
511 if (ret)
512 dev_err(hba->dev, "link startup failed %d\n", ret);
513
514 return ret;
515}
516
517/**
518 * ufshcd_hba_stop - Send controller to reset state
519 */
520static inline void ufshcd_hba_stop(struct ufs_hba *hba)
521{
522 int err;
523
524 ufshcd_writel(hba, CONTROLLER_DISABLE, REG_CONTROLLER_ENABLE);
525 err = ufshcd_wait_for_register(hba, REG_CONTROLLER_ENABLE,
526 CONTROLLER_ENABLE, CONTROLLER_DISABLE,
527 10);
528 if (err)
529 dev_err(hba->dev, "%s: Controller disable failed\n", __func__);
530}
531
532/**
533 * ufshcd_is_hba_active - Get controller state
534 */
535static inline bool ufshcd_is_hba_active(struct ufs_hba *hba)
536{
537 return (ufshcd_readl(hba, REG_CONTROLLER_ENABLE) & CONTROLLER_ENABLE)
538 ? false : true;
539}
540
541/**
542 * ufshcd_hba_start - Start controller initialization sequence
543 */
544static inline void ufshcd_hba_start(struct ufs_hba *hba)
545{
546 ufshcd_writel(hba, CONTROLLER_ENABLE, REG_CONTROLLER_ENABLE);
547}
548
549/**
550 * ufshcd_hba_enable - initialize the controller
551 */
552static int ufshcd_hba_enable(struct ufs_hba *hba)
553{
554 int retry;
555
556 if (!ufshcd_is_hba_active(hba))
557 /* change controller state to "reset state" */
558 ufshcd_hba_stop(hba);
559
560 ufshcd_ops_hce_enable_notify(hba, PRE_CHANGE);
561
562 /* start controller initialization sequence */
563 ufshcd_hba_start(hba);
564
565 /*
566 * To initialize a UFS host controller HCE bit must be set to 1.
567 * During initialization the HCE bit value changes from 1->0->1.
568 * When the host controller completes initialization sequence
569 * it sets the value of HCE bit to 1. The same HCE bit is read back
570 * to check if the controller has completed initialization sequence.
571 * So without this delay the value HCE = 1, set in the previous
572 * instruction might be read back.
573 * This delay can be changed based on the controller.
574 */
575 mdelay(1);
576
577 /* wait for the host controller to complete initialization */
578 retry = 10;
579 while (ufshcd_is_hba_active(hba)) {
580 if (retry) {
581 retry--;
582 } else {
583 dev_err(hba->dev, "Controller enable failed\n");
584 return -EIO;
585 }
586 mdelay(5);
587 }
588
589 /* enable UIC related interrupts */
590 ufshcd_enable_intr(hba, UFSHCD_UIC_MASK);
591
592 ufshcd_ops_hce_enable_notify(hba, POST_CHANGE);
593
594 return 0;
595}
596
597/**
598 * ufshcd_host_memory_configure - configure local reference block with
599 * memory offsets
600 */
601static void ufshcd_host_memory_configure(struct ufs_hba *hba)
602{
603 struct utp_transfer_req_desc *utrdlp;
604 dma_addr_t cmd_desc_dma_addr;
605 u16 response_offset;
606 u16 prdt_offset;
607
608 utrdlp = hba->utrdl;
609 cmd_desc_dma_addr = (dma_addr_t)hba->ucdl;
610
611 utrdlp->command_desc_base_addr_lo =
612 cpu_to_le32(lower_32_bits(cmd_desc_dma_addr));
613 utrdlp->command_desc_base_addr_hi =
614 cpu_to_le32(upper_32_bits(cmd_desc_dma_addr));
615
616 response_offset = offsetof(struct utp_transfer_cmd_desc, response_upiu);
617 prdt_offset = offsetof(struct utp_transfer_cmd_desc, prd_table);
618
619 utrdlp->response_upiu_offset = cpu_to_le16(response_offset >> 2);
620 utrdlp->prd_table_offset = cpu_to_le16(prdt_offset >> 2);
621 utrdlp->response_upiu_length = cpu_to_le16(ALIGNED_UPIU_SIZE >> 2);
622
623 hba->ucd_req_ptr = (struct utp_upiu_req *)hba->ucdl;
624 hba->ucd_rsp_ptr =
625 (struct utp_upiu_rsp *)&hba->ucdl->response_upiu;
626 hba->ucd_prdt_ptr =
627 (struct ufshcd_sg_entry *)&hba->ucdl->prd_table;
628}
629
630/**
631 * ufshcd_memory_alloc - allocate memory for host memory space data structures
632 */
633static int ufshcd_memory_alloc(struct ufs_hba *hba)
634{
635 /* Allocate one Transfer Request Descriptor
636 * Should be aligned to 1k boundary.
637 */
Neil Armstrongceb2bf42024-09-30 14:44:23 +0200638 hba->utrdl = memalign(1024,
639 ALIGN(sizeof(struct utp_transfer_req_desc),
640 ARCH_DMA_MINALIGN));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530641 if (!hba->utrdl) {
642 dev_err(hba->dev, "Transfer Descriptor memory allocation failed\n");
643 return -ENOMEM;
644 }
645
646 /* Allocate one Command Descriptor
647 * Should be aligned to 1k boundary.
648 */
Neil Armstrongceb2bf42024-09-30 14:44:23 +0200649 hba->ucdl = memalign(1024,
650 ALIGN(sizeof(struct utp_transfer_cmd_desc),
651 ARCH_DMA_MINALIGN));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530652 if (!hba->ucdl) {
653 dev_err(hba->dev, "Command descriptor memory allocation failed\n");
654 return -ENOMEM;
655 }
656
657 return 0;
658}
659
660/**
661 * ufshcd_get_intr_mask - Get the interrupt bit mask
662 */
663static inline u32 ufshcd_get_intr_mask(struct ufs_hba *hba)
664{
665 u32 intr_mask = 0;
666
667 switch (hba->version) {
668 case UFSHCI_VERSION_10:
669 intr_mask = INTERRUPT_MASK_ALL_VER_10;
670 break;
671 case UFSHCI_VERSION_11:
672 case UFSHCI_VERSION_20:
673 intr_mask = INTERRUPT_MASK_ALL_VER_11;
674 break;
675 case UFSHCI_VERSION_21:
676 default:
677 intr_mask = INTERRUPT_MASK_ALL_VER_21;
678 break;
679 }
680
681 return intr_mask;
682}
683
684/**
685 * ufshcd_get_ufs_version - Get the UFS version supported by the HBA
686 */
687static inline u32 ufshcd_get_ufs_version(struct ufs_hba *hba)
688{
689 return ufshcd_readl(hba, REG_UFS_VERSION);
690}
691
692/**
693 * ufshcd_get_upmcrs - Get the power mode change request status
694 */
695static inline u8 ufshcd_get_upmcrs(struct ufs_hba *hba)
696{
697 return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) >> 8) & 0x7;
698}
699
700/**
Neil Armstrongead42192024-09-30 14:44:25 +0200701 * ufshcd_cache_flush - Flush cache
Marek Vasut8426fe82023-08-16 17:05:55 +0200702 *
Neil Armstrongead42192024-09-30 14:44:25 +0200703 * Flush cache in aligned address..address+size range.
Marek Vasut8426fe82023-08-16 17:05:55 +0200704 */
Neil Armstrongead42192024-09-30 14:44:25 +0200705static void ufshcd_cache_flush(void *addr, unsigned long size)
Marek Vasut8426fe82023-08-16 17:05:55 +0200706{
Neil Armstronga9b880f2024-09-30 14:44:24 +0200707 uintptr_t start_addr = (uintptr_t)addr & ~(ARCH_DMA_MINALIGN - 1);
708 uintptr_t end_addr = ALIGN((uintptr_t)addr + size, ARCH_DMA_MINALIGN);
Marek Vasut8426fe82023-08-16 17:05:55 +0200709
Neil Armstronga9b880f2024-09-30 14:44:24 +0200710 flush_dcache_range(start_addr, end_addr);
Neil Armstrongead42192024-09-30 14:44:25 +0200711}
712
713/**
714 * ufshcd_cache_invalidate - Invalidate cache
715 *
716 * Invalidate cache in aligned address..address+size range.
717 */
718static void ufshcd_cache_invalidate(void *addr, unsigned long size)
719{
720 uintptr_t start_addr = (uintptr_t)addr & ~(ARCH_DMA_MINALIGN - 1);
721 uintptr_t end_addr = ALIGN((uintptr_t)addr + size, ARCH_DMA_MINALIGN);
722
Neil Armstronga9b880f2024-09-30 14:44:24 +0200723 invalidate_dcache_range(start_addr, end_addr);
Marek Vasut8426fe82023-08-16 17:05:55 +0200724}
725
726/**
Faiz Abbas5cc51072019-10-15 18:24:36 +0530727 * ufshcd_prepare_req_desc_hdr() - Fills the requests header
728 * descriptor according to request
729 */
Marek Vasutbc3786f2023-08-16 17:05:53 +0200730static void ufshcd_prepare_req_desc_hdr(struct ufs_hba *hba,
Faiz Abbas5cc51072019-10-15 18:24:36 +0530731 u32 *upiu_flags,
732 enum dma_data_direction cmd_dir)
733{
Marek Vasutbc3786f2023-08-16 17:05:53 +0200734 struct utp_transfer_req_desc *req_desc = hba->utrdl;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530735 u32 data_direction;
736 u32 dword_0;
737
738 if (cmd_dir == DMA_FROM_DEVICE) {
739 data_direction = UTP_DEVICE_TO_HOST;
740 *upiu_flags = UPIU_CMD_FLAGS_READ;
741 } else if (cmd_dir == DMA_TO_DEVICE) {
742 data_direction = UTP_HOST_TO_DEVICE;
743 *upiu_flags = UPIU_CMD_FLAGS_WRITE;
744 } else {
745 data_direction = UTP_NO_DATA_TRANSFER;
746 *upiu_flags = UPIU_CMD_FLAGS_NONE;
747 }
748
749 dword_0 = data_direction | (0x1 << UPIU_COMMAND_TYPE_OFFSET);
750
751 /* Enable Interrupt for command */
752 dword_0 |= UTP_REQ_DESC_INT_CMD;
753
754 /* Transfer request descriptor header fields */
755 req_desc->header.dword_0 = cpu_to_le32(dword_0);
756 /* dword_1 is reserved, hence it is set to 0 */
757 req_desc->header.dword_1 = 0;
758 /*
759 * assigning invalid value for command status. Controller
760 * updates OCS on command completion, with the command
761 * status
762 */
763 req_desc->header.dword_2 =
764 cpu_to_le32(OCS_INVALID_COMMAND_STATUS);
765 /* dword_3 is reserved, hence it is set to 0 */
766 req_desc->header.dword_3 = 0;
767
768 req_desc->prd_table_length = 0;
Marek Vasut8426fe82023-08-16 17:05:55 +0200769
Neil Armstrongead42192024-09-30 14:44:25 +0200770 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530771}
772
773static void ufshcd_prepare_utp_query_req_upiu(struct ufs_hba *hba,
774 u32 upiu_flags)
775{
776 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
777 struct ufs_query *query = &hba->dev_cmd.query;
778 u16 len = be16_to_cpu(query->request.upiu_req.length);
779
780 /* Query request header */
781 ucd_req_ptr->header.dword_0 =
782 UPIU_HEADER_DWORD(UPIU_TRANSACTION_QUERY_REQ,
783 upiu_flags, 0, TASK_TAG);
784 ucd_req_ptr->header.dword_1 =
785 UPIU_HEADER_DWORD(0, query->request.query_func,
786 0, 0);
787
788 /* Data segment length only need for WRITE_DESC */
789 if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC)
790 ucd_req_ptr->header.dword_2 =
791 UPIU_HEADER_DWORD(0, 0, (len >> 8), (u8)len);
792 else
793 ucd_req_ptr->header.dword_2 = 0;
794
795 /* Copy the Query Request buffer as is */
796 memcpy(&ucd_req_ptr->qr, &query->request.upiu_req, QUERY_OSF_SIZE);
797
798 /* Copy the Descriptor */
Marek Vasut8426fe82023-08-16 17:05:55 +0200799 if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC) {
Faiz Abbas5cc51072019-10-15 18:24:36 +0530800 memcpy(ucd_req_ptr + 1, query->descriptor, len);
Neil Armstrongead42192024-09-30 14:44:25 +0200801 ufshcd_cache_flush(ucd_req_ptr, 2 * sizeof(*ucd_req_ptr));
Marek Vasut8426fe82023-08-16 17:05:55 +0200802 } else {
Neil Armstrongead42192024-09-30 14:44:25 +0200803 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
Marek Vasut8426fe82023-08-16 17:05:55 +0200804 }
Faiz Abbas5cc51072019-10-15 18:24:36 +0530805
806 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Neil Armstrongead42192024-09-30 14:44:25 +0200807 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530808}
809
810static inline void ufshcd_prepare_utp_nop_upiu(struct ufs_hba *hba)
811{
812 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
813
814 memset(ucd_req_ptr, 0, sizeof(struct utp_upiu_req));
815
816 /* command descriptor fields */
817 ucd_req_ptr->header.dword_0 =
Bhupesh Sharmafa10fb22023-07-03 00:39:12 +0530818 UPIU_HEADER_DWORD(UPIU_TRANSACTION_NOP_OUT, 0, 0, TASK_TAG);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530819 /* clear rest of the fields of basic header */
820 ucd_req_ptr->header.dword_1 = 0;
821 ucd_req_ptr->header.dword_2 = 0;
822
823 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Marek Vasut8426fe82023-08-16 17:05:55 +0200824
Neil Armstrongead42192024-09-30 14:44:25 +0200825 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
826 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +0530827}
828
829/**
830 * ufshcd_comp_devman_upiu - UFS Protocol Information Unit(UPIU)
831 * for Device Management Purposes
832 */
833static int ufshcd_comp_devman_upiu(struct ufs_hba *hba,
834 enum dev_cmd_type cmd_type)
835{
836 u32 upiu_flags;
837 int ret = 0;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530838
839 hba->dev_cmd.type = cmd_type;
840
Marek Vasutbc3786f2023-08-16 17:05:53 +0200841 ufshcd_prepare_req_desc_hdr(hba, &upiu_flags, DMA_NONE);
Faiz Abbas5cc51072019-10-15 18:24:36 +0530842 switch (cmd_type) {
843 case DEV_CMD_TYPE_QUERY:
844 ufshcd_prepare_utp_query_req_upiu(hba, upiu_flags);
845 break;
846 case DEV_CMD_TYPE_NOP:
847 ufshcd_prepare_utp_nop_upiu(hba);
848 break;
849 default:
850 ret = -EINVAL;
851 }
852
853 return ret;
854}
855
856static int ufshcd_send_command(struct ufs_hba *hba, unsigned int task_tag)
857{
858 unsigned long start;
859 u32 intr_status;
860 u32 enabled_intr_status;
861
862 ufshcd_writel(hba, 1 << task_tag, REG_UTP_TRANSFER_REQ_DOOR_BELL);
863
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +0200864 /* Make sure doorbell reg is updated before reading interrupt status */
865 wmb();
866
Faiz Abbas5cc51072019-10-15 18:24:36 +0530867 start = get_timer(0);
868 do {
869 intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
870 enabled_intr_status = intr_status & hba->intr_mask;
871 ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
872
873 if (get_timer(start) > QUERY_REQ_TIMEOUT) {
874 dev_err(hba->dev,
875 "Timedout waiting for UTP response\n");
876
877 return -ETIMEDOUT;
878 }
879
880 if (enabled_intr_status & UFSHCD_ERROR_MASK) {
881 dev_err(hba->dev, "Error in status:%08x\n",
882 enabled_intr_status);
883
884 return -1;
885 }
886 } while (!(enabled_intr_status & UTP_TRANSFER_REQ_COMPL));
887
888 return 0;
889}
890
891/**
892 * ufshcd_get_req_rsp - returns the TR response transaction type
893 */
894static inline int ufshcd_get_req_rsp(struct utp_upiu_rsp *ucd_rsp_ptr)
895{
Neil Armstrongead42192024-09-30 14:44:25 +0200896 ufshcd_cache_invalidate(ucd_rsp_ptr, sizeof(*ucd_rsp_ptr));
897
Faiz Abbas5cc51072019-10-15 18:24:36 +0530898 return be32_to_cpu(ucd_rsp_ptr->header.dword_0) >> 24;
899}
900
901/**
902 * ufshcd_get_tr_ocs - Get the UTRD Overall Command Status
903 *
904 */
905static inline int ufshcd_get_tr_ocs(struct ufs_hba *hba)
906{
Marek Vasut53c6bf32023-08-16 17:05:54 +0200907 struct utp_transfer_req_desc *req_desc = hba->utrdl;
908
Neil Armstrongead42192024-09-30 14:44:25 +0200909 ufshcd_cache_invalidate(req_desc, sizeof(*req_desc));
910
Marek Vasut53c6bf32023-08-16 17:05:54 +0200911 return le32_to_cpu(req_desc->header.dword_2) & MASK_OCS;
Faiz Abbas5cc51072019-10-15 18:24:36 +0530912}
913
914static inline int ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp *ucd_rsp_ptr)
915{
916 return be32_to_cpu(ucd_rsp_ptr->header.dword_1) & MASK_RSP_UPIU_RESULT;
917}
918
919static int ufshcd_check_query_response(struct ufs_hba *hba)
920{
921 struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
922
923 /* Get the UPIU response */
924 query_res->response = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr) >>
925 UPIU_RSP_CODE_OFFSET;
926 return query_res->response;
927}
928
929/**
930 * ufshcd_copy_query_response() - Copy the Query Response and the data
931 * descriptor
932 */
933static int ufshcd_copy_query_response(struct ufs_hba *hba)
934{
935 struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
936
937 memcpy(&query_res->upiu_res, &hba->ucd_rsp_ptr->qr, QUERY_OSF_SIZE);
938
939 /* Get the descriptor */
940 if (hba->dev_cmd.query.descriptor &&
941 hba->ucd_rsp_ptr->qr.opcode == UPIU_QUERY_OPCODE_READ_DESC) {
942 u8 *descp = (u8 *)hba->ucd_rsp_ptr +
943 GENERAL_UPIU_REQUEST_SIZE;
944 u16 resp_len;
945 u16 buf_len;
946
947 /* data segment length */
948 resp_len = be32_to_cpu(hba->ucd_rsp_ptr->header.dword_2) &
949 MASK_QUERY_DATA_SEG_LEN;
950 buf_len =
951 be16_to_cpu(hba->dev_cmd.query.request.upiu_req.length);
952 if (likely(buf_len >= resp_len)) {
953 memcpy(hba->dev_cmd.query.descriptor, descp, resp_len);
954 } else {
955 dev_warn(hba->dev,
Bin Meng618eb6a2023-10-11 21:15:45 +0800956 "%s: Response size is bigger than buffer\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +0530957 __func__);
958 return -EINVAL;
959 }
960 }
961
962 return 0;
963}
964
965/**
966 * ufshcd_exec_dev_cmd - API for sending device management requests
967 */
968static int ufshcd_exec_dev_cmd(struct ufs_hba *hba, enum dev_cmd_type cmd_type,
969 int timeout)
970{
971 int err;
972 int resp;
973
974 err = ufshcd_comp_devman_upiu(hba, cmd_type);
975 if (err)
976 return err;
977
978 err = ufshcd_send_command(hba, TASK_TAG);
979 if (err)
980 return err;
981
982 err = ufshcd_get_tr_ocs(hba);
983 if (err) {
984 dev_err(hba->dev, "Error in OCS:%d\n", err);
985 return -EINVAL;
986 }
987
988 resp = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
989 switch (resp) {
990 case UPIU_TRANSACTION_NOP_IN:
991 break;
992 case UPIU_TRANSACTION_QUERY_RSP:
993 err = ufshcd_check_query_response(hba);
994 if (!err)
995 err = ufshcd_copy_query_response(hba);
996 break;
997 case UPIU_TRANSACTION_REJECT_UPIU:
998 /* TODO: handle Reject UPIU Response */
999 err = -EPERM;
1000 dev_err(hba->dev, "%s: Reject UPIU not fully implemented\n",
1001 __func__);
1002 break;
1003 default:
1004 err = -EINVAL;
1005 dev_err(hba->dev, "%s: Invalid device management cmd response: %x\n",
1006 __func__, resp);
1007 }
1008
1009 return err;
1010}
1011
1012/**
1013 * ufshcd_init_query() - init the query response and request parameters
1014 */
1015static inline void ufshcd_init_query(struct ufs_hba *hba,
1016 struct ufs_query_req **request,
1017 struct ufs_query_res **response,
1018 enum query_opcode opcode,
1019 u8 idn, u8 index, u8 selector)
1020{
1021 *request = &hba->dev_cmd.query.request;
1022 *response = &hba->dev_cmd.query.response;
1023 memset(*request, 0, sizeof(struct ufs_query_req));
1024 memset(*response, 0, sizeof(struct ufs_query_res));
1025 (*request)->upiu_req.opcode = opcode;
1026 (*request)->upiu_req.idn = idn;
1027 (*request)->upiu_req.index = index;
1028 (*request)->upiu_req.selector = selector;
1029}
1030
1031/**
1032 * ufshcd_query_flag() - API function for sending flag query requests
1033 */
Neil Armstrong11617972024-12-30 11:30:56 +01001034static int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
1035 enum flag_idn idn, bool *flag_res)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301036{
1037 struct ufs_query_req *request = NULL;
1038 struct ufs_query_res *response = NULL;
1039 int err, index = 0, selector = 0;
1040 int timeout = QUERY_REQ_TIMEOUT;
1041
1042 ufshcd_init_query(hba, &request, &response, opcode, idn, index,
1043 selector);
1044
1045 switch (opcode) {
1046 case UPIU_QUERY_OPCODE_SET_FLAG:
1047 case UPIU_QUERY_OPCODE_CLEAR_FLAG:
1048 case UPIU_QUERY_OPCODE_TOGGLE_FLAG:
1049 request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
1050 break;
1051 case UPIU_QUERY_OPCODE_READ_FLAG:
1052 request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
1053 if (!flag_res) {
1054 /* No dummy reads */
1055 dev_err(hba->dev, "%s: Invalid argument for read request\n",
1056 __func__);
1057 err = -EINVAL;
1058 goto out;
1059 }
1060 break;
1061 default:
1062 dev_err(hba->dev,
1063 "%s: Expected query flag opcode but got = %d\n",
1064 __func__, opcode);
1065 err = -EINVAL;
1066 goto out;
1067 }
1068
1069 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, timeout);
1070
1071 if (err) {
1072 dev_err(hba->dev,
1073 "%s: Sending flag query for idn %d failed, err = %d\n",
1074 __func__, idn, err);
1075 goto out;
1076 }
1077
1078 if (flag_res)
1079 *flag_res = (be32_to_cpu(response->upiu_res.value) &
1080 MASK_QUERY_UPIU_FLAG_LOC) & 0x1;
1081
1082out:
1083 return err;
1084}
1085
1086static int ufshcd_query_flag_retry(struct ufs_hba *hba,
1087 enum query_opcode opcode,
1088 enum flag_idn idn, bool *flag_res)
1089{
1090 int ret;
1091 int retries;
1092
1093 for (retries = 0; retries < QUERY_REQ_RETRIES; retries++) {
1094 ret = ufshcd_query_flag(hba, opcode, idn, flag_res);
1095 if (ret)
1096 dev_dbg(hba->dev,
1097 "%s: failed with error %d, retries %d\n",
1098 __func__, ret, retries);
1099 else
1100 break;
1101 }
1102
1103 if (ret)
1104 dev_err(hba->dev,
1105 "%s: query attribute, opcode %d, idn %d, failed with error %d after %d retires\n",
1106 __func__, opcode, idn, ret, retries);
1107 return ret;
1108}
1109
1110static int __ufshcd_query_descriptor(struct ufs_hba *hba,
1111 enum query_opcode opcode,
1112 enum desc_idn idn, u8 index, u8 selector,
1113 u8 *desc_buf, int *buf_len)
1114{
1115 struct ufs_query_req *request = NULL;
1116 struct ufs_query_res *response = NULL;
1117 int err;
1118
1119 if (!desc_buf) {
1120 dev_err(hba->dev, "%s: descriptor buffer required for opcode 0x%x\n",
1121 __func__, opcode);
1122 err = -EINVAL;
1123 goto out;
1124 }
1125
1126 if (*buf_len < QUERY_DESC_MIN_SIZE || *buf_len > QUERY_DESC_MAX_SIZE) {
1127 dev_err(hba->dev, "%s: descriptor buffer size (%d) is out of range\n",
1128 __func__, *buf_len);
1129 err = -EINVAL;
1130 goto out;
1131 }
1132
1133 ufshcd_init_query(hba, &request, &response, opcode, idn, index,
1134 selector);
1135 hba->dev_cmd.query.descriptor = desc_buf;
1136 request->upiu_req.length = cpu_to_be16(*buf_len);
1137
1138 switch (opcode) {
1139 case UPIU_QUERY_OPCODE_WRITE_DESC:
1140 request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
1141 break;
1142 case UPIU_QUERY_OPCODE_READ_DESC:
1143 request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
1144 break;
1145 default:
1146 dev_err(hba->dev, "%s: Expected query descriptor opcode but got = 0x%.2x\n",
1147 __func__, opcode);
1148 err = -EINVAL;
1149 goto out;
1150 }
1151
1152 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, QUERY_REQ_TIMEOUT);
1153
1154 if (err) {
1155 dev_err(hba->dev, "%s: opcode 0x%.2x for idn %d failed, index %d, err = %d\n",
1156 __func__, opcode, idn, index, err);
1157 goto out;
1158 }
1159
1160 hba->dev_cmd.query.descriptor = NULL;
1161 *buf_len = be16_to_cpu(response->upiu_res.length);
1162
1163out:
1164 return err;
1165}
1166
1167/**
1168 * ufshcd_query_descriptor_retry - API function for sending descriptor requests
1169 */
Neil Armstrong11617972024-12-30 11:30:56 +01001170static int ufshcd_query_descriptor_retry(struct ufs_hba *hba, enum query_opcode opcode,
1171 enum desc_idn idn, u8 index, u8 selector,
1172 u8 *desc_buf, int *buf_len)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301173{
1174 int err;
1175 int retries;
1176
1177 for (retries = QUERY_REQ_RETRIES; retries > 0; retries--) {
1178 err = __ufshcd_query_descriptor(hba, opcode, idn, index,
1179 selector, desc_buf, buf_len);
1180 if (!err || err == -EINVAL)
1181 break;
1182 }
1183
1184 return err;
1185}
1186
1187/**
1188 * ufshcd_read_desc_length - read the specified descriptor length from header
1189 */
1190static int ufshcd_read_desc_length(struct ufs_hba *hba, enum desc_idn desc_id,
1191 int desc_index, int *desc_length)
1192{
1193 int ret;
1194 u8 header[QUERY_DESC_HDR_SIZE];
1195 int header_len = QUERY_DESC_HDR_SIZE;
1196
1197 if (desc_id >= QUERY_DESC_IDN_MAX)
1198 return -EINVAL;
1199
1200 ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1201 desc_id, desc_index, 0, header,
1202 &header_len);
1203
1204 if (ret) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001205 dev_err(hba->dev, "%s: Failed to get descriptor header id %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301206 __func__, desc_id);
1207 return ret;
1208 } else if (desc_id != header[QUERY_DESC_DESC_TYPE_OFFSET]) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001209 dev_warn(hba->dev, "%s: descriptor header id %d and desc_id %d mismatch\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301210 __func__, header[QUERY_DESC_DESC_TYPE_OFFSET],
1211 desc_id);
1212 ret = -EINVAL;
1213 }
1214
1215 *desc_length = header[QUERY_DESC_LENGTH_OFFSET];
1216
1217 return ret;
1218}
1219
1220static void ufshcd_init_desc_sizes(struct ufs_hba *hba)
1221{
1222 int err;
1223
1224 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_DEVICE, 0,
1225 &hba->desc_size.dev_desc);
1226 if (err)
1227 hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1228
1229 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_POWER, 0,
1230 &hba->desc_size.pwr_desc);
1231 if (err)
1232 hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1233
1234 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_INTERCONNECT, 0,
1235 &hba->desc_size.interc_desc);
1236 if (err)
1237 hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1238
1239 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_CONFIGURATION, 0,
1240 &hba->desc_size.conf_desc);
1241 if (err)
1242 hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1243
1244 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_UNIT, 0,
1245 &hba->desc_size.unit_desc);
1246 if (err)
1247 hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1248
1249 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_GEOMETRY, 0,
1250 &hba->desc_size.geom_desc);
1251 if (err)
1252 hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1253
1254 err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_HEALTH, 0,
1255 &hba->desc_size.hlth_desc);
1256 if (err)
1257 hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1258}
1259
1260/**
1261 * ufshcd_map_desc_id_to_length - map descriptor IDN to its length
1262 *
1263 */
Neil Armstrong11617972024-12-30 11:30:56 +01001264static int ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
1265 int *desc_len)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301266{
1267 switch (desc_id) {
1268 case QUERY_DESC_IDN_DEVICE:
1269 *desc_len = hba->desc_size.dev_desc;
1270 break;
1271 case QUERY_DESC_IDN_POWER:
1272 *desc_len = hba->desc_size.pwr_desc;
1273 break;
1274 case QUERY_DESC_IDN_GEOMETRY:
1275 *desc_len = hba->desc_size.geom_desc;
1276 break;
1277 case QUERY_DESC_IDN_CONFIGURATION:
1278 *desc_len = hba->desc_size.conf_desc;
1279 break;
1280 case QUERY_DESC_IDN_UNIT:
1281 *desc_len = hba->desc_size.unit_desc;
1282 break;
1283 case QUERY_DESC_IDN_INTERCONNECT:
1284 *desc_len = hba->desc_size.interc_desc;
1285 break;
1286 case QUERY_DESC_IDN_STRING:
1287 *desc_len = QUERY_DESC_MAX_SIZE;
1288 break;
1289 case QUERY_DESC_IDN_HEALTH:
1290 *desc_len = hba->desc_size.hlth_desc;
1291 break;
1292 case QUERY_DESC_IDN_RFU_0:
1293 case QUERY_DESC_IDN_RFU_1:
1294 *desc_len = 0;
1295 break;
1296 default:
1297 *desc_len = 0;
1298 return -EINVAL;
1299 }
1300 return 0;
1301}
Faiz Abbas5cc51072019-10-15 18:24:36 +05301302
1303/**
1304 * ufshcd_read_desc_param - read the specified descriptor parameter
1305 *
1306 */
Neil Armstrong11617972024-12-30 11:30:56 +01001307static int ufshcd_read_desc_param(struct ufs_hba *hba, enum desc_idn desc_id,
1308 int desc_index, u8 param_offset,
1309 u8 *param_read_buf, u8 param_size)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301310{
1311 int ret;
1312 u8 *desc_buf;
1313 int buff_len;
1314 bool is_kmalloc = true;
1315
1316 /* Safety check */
1317 if (desc_id >= QUERY_DESC_IDN_MAX || !param_size)
1318 return -EINVAL;
1319
1320 /* Get the max length of descriptor from structure filled up at probe
1321 * time.
1322 */
1323 ret = ufshcd_map_desc_id_to_length(hba, desc_id, &buff_len);
1324
1325 /* Sanity checks */
1326 if (ret || !buff_len) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001327 dev_err(hba->dev, "%s: Failed to get full descriptor length\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301328 __func__);
1329 return ret;
1330 }
1331
1332 /* Check whether we need temp memory */
1333 if (param_offset != 0 || param_size < buff_len) {
1334 desc_buf = kmalloc(buff_len, GFP_KERNEL);
1335 if (!desc_buf)
1336 return -ENOMEM;
1337 } else {
1338 desc_buf = param_read_buf;
1339 is_kmalloc = false;
1340 }
1341
1342 /* Request for full descriptor */
1343 ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1344 desc_id, desc_index, 0, desc_buf,
1345 &buff_len);
1346
1347 if (ret) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001348 dev_err(hba->dev, "%s: Failed reading descriptor. desc_id %d, desc_index %d, param_offset %d, ret %d\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301349 __func__, desc_id, desc_index, param_offset, ret);
1350 goto out;
1351 }
1352
1353 /* Sanity check */
1354 if (desc_buf[QUERY_DESC_DESC_TYPE_OFFSET] != desc_id) {
Bin Meng618eb6a2023-10-11 21:15:45 +08001355 dev_err(hba->dev, "%s: invalid desc_id %d in descriptor header\n",
Faiz Abbas5cc51072019-10-15 18:24:36 +05301356 __func__, desc_buf[QUERY_DESC_DESC_TYPE_OFFSET]);
1357 ret = -EINVAL;
1358 goto out;
1359 }
1360
1361 /* Check wherher we will not copy more data, than available */
1362 if (is_kmalloc && param_size > buff_len)
1363 param_size = buff_len;
1364
1365 if (is_kmalloc)
1366 memcpy(param_read_buf, &desc_buf[param_offset], param_size);
1367out:
1368 if (is_kmalloc)
1369 kfree(desc_buf);
1370 return ret;
1371}
1372
1373/* replace non-printable or non-ASCII characters with spaces */
1374static inline void ufshcd_remove_non_printable(uint8_t *val)
1375{
1376 if (!val)
1377 return;
1378
1379 if (*val < 0x20 || *val > 0x7e)
1380 *val = ' ';
1381}
1382
1383/**
1384 * ufshcd_uic_pwr_ctrl - executes UIC commands (which affects the link power
1385 * state) and waits for it to take effect.
1386 *
1387 */
1388static int ufshcd_uic_pwr_ctrl(struct ufs_hba *hba, struct uic_command *cmd)
1389{
1390 unsigned long start = 0;
1391 u8 status;
1392 int ret;
1393
1394 ret = ufshcd_send_uic_cmd(hba, cmd);
1395 if (ret) {
1396 dev_err(hba->dev,
1397 "pwr ctrl cmd 0x%x with mode 0x%x uic error %d\n",
1398 cmd->command, cmd->argument3, ret);
1399
1400 return ret;
1401 }
1402
1403 start = get_timer(0);
1404 do {
1405 status = ufshcd_get_upmcrs(hba);
1406 if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
1407 dev_err(hba->dev,
1408 "pwr ctrl cmd 0x%x failed, host upmcrs:0x%x\n",
1409 cmd->command, status);
1410 ret = (status != PWR_OK) ? status : -1;
1411 break;
1412 }
1413 } while (status != PWR_LOCAL);
1414
1415 return ret;
1416}
1417
1418/**
1419 * ufshcd_uic_change_pwr_mode - Perform the UIC power mode change
1420 * using DME_SET primitives.
1421 */
1422static int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode)
1423{
1424 struct uic_command uic_cmd = {0};
1425 int ret;
1426
1427 uic_cmd.command = UIC_CMD_DME_SET;
1428 uic_cmd.argument1 = UIC_ARG_MIB(PA_PWRMODE);
1429 uic_cmd.argument3 = mode;
1430 ret = ufshcd_uic_pwr_ctrl(hba, &uic_cmd);
1431
1432 return ret;
1433}
1434
1435static
1436void ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba *hba,
1437 struct scsi_cmd *pccb, u32 upiu_flags)
1438{
1439 struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
1440 unsigned int cdb_len;
1441
1442 /* command descriptor fields */
1443 ucd_req_ptr->header.dword_0 =
1444 UPIU_HEADER_DWORD(UPIU_TRANSACTION_COMMAND, upiu_flags,
1445 pccb->lun, TASK_TAG);
1446 ucd_req_ptr->header.dword_1 =
1447 UPIU_HEADER_DWORD(UPIU_COMMAND_SET_TYPE_SCSI, 0, 0, 0);
1448
1449 /* Total EHS length and Data segment length will be zero */
1450 ucd_req_ptr->header.dword_2 = 0;
1451
1452 ucd_req_ptr->sc.exp_data_transfer_len = cpu_to_be32(pccb->datalen);
1453
1454 cdb_len = min_t(unsigned short, pccb->cmdlen, UFS_CDB_SIZE);
1455 memset(ucd_req_ptr->sc.cdb, 0, UFS_CDB_SIZE);
1456 memcpy(ucd_req_ptr->sc.cdb, pccb->cmd, cdb_len);
1457
1458 memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
Neil Armstrongead42192024-09-30 14:44:25 +02001459 ufshcd_cache_flush(ucd_req_ptr, sizeof(*ucd_req_ptr));
1460 ufshcd_cache_flush(hba->ucd_rsp_ptr, sizeof(*hba->ucd_rsp_ptr));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301461}
1462
1463static inline void prepare_prdt_desc(struct ufshcd_sg_entry *entry,
1464 unsigned char *buf, ulong len)
1465{
1466 entry->size = cpu_to_le32(len) | GENMASK(1, 0);
1467 entry->base_addr = cpu_to_le32(lower_32_bits((unsigned long)buf));
1468 entry->upper_addr = cpu_to_le32(upper_32_bits((unsigned long)buf));
1469}
1470
1471static void prepare_prdt_table(struct ufs_hba *hba, struct scsi_cmd *pccb)
1472{
1473 struct utp_transfer_req_desc *req_desc = hba->utrdl;
1474 struct ufshcd_sg_entry *prd_table = hba->ucd_prdt_ptr;
1475 ulong datalen = pccb->datalen;
1476 int table_length;
1477 u8 *buf;
1478 int i;
1479
1480 if (!datalen) {
1481 req_desc->prd_table_length = 0;
Neil Armstrongead42192024-09-30 14:44:25 +02001482 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301483 return;
1484 }
1485
1486 table_length = DIV_ROUND_UP(pccb->datalen, MAX_PRDT_ENTRY);
1487 buf = pccb->pdata;
1488 i = table_length;
1489 while (--i) {
1490 prepare_prdt_desc(&prd_table[table_length - i - 1], buf,
1491 MAX_PRDT_ENTRY - 1);
1492 buf += MAX_PRDT_ENTRY;
1493 datalen -= MAX_PRDT_ENTRY;
1494 }
1495
1496 prepare_prdt_desc(&prd_table[table_length - i - 1], buf, datalen - 1);
1497
1498 req_desc->prd_table_length = table_length;
Neil Armstrongead42192024-09-30 14:44:25 +02001499 ufshcd_cache_flush(prd_table, sizeof(*prd_table) * table_length);
1500 ufshcd_cache_flush(req_desc, sizeof(*req_desc));
Faiz Abbas5cc51072019-10-15 18:24:36 +05301501}
1502
1503static int ufs_scsi_exec(struct udevice *scsi_dev, struct scsi_cmd *pccb)
1504{
1505 struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301506 u32 upiu_flags;
1507 int ocs, result = 0;
1508 u8 scsi_status;
1509
Marek Vasutbc3786f2023-08-16 17:05:53 +02001510 ufshcd_prepare_req_desc_hdr(hba, &upiu_flags, pccb->dma_dir);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301511 ufshcd_prepare_utp_scsi_cmd_upiu(hba, pccb, upiu_flags);
1512 prepare_prdt_table(hba, pccb);
1513
Neil Armstrongc865da12024-09-30 14:44:26 +02001514 ufshcd_cache_flush(pccb->pdata, pccb->datalen);
1515
Faiz Abbas5cc51072019-10-15 18:24:36 +05301516 ufshcd_send_command(hba, TASK_TAG);
1517
Neil Armstrongc865da12024-09-30 14:44:26 +02001518 ufshcd_cache_invalidate(pccb->pdata, pccb->datalen);
1519
Faiz Abbas5cc51072019-10-15 18:24:36 +05301520 ocs = ufshcd_get_tr_ocs(hba);
1521 switch (ocs) {
1522 case OCS_SUCCESS:
1523 result = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
1524 switch (result) {
1525 case UPIU_TRANSACTION_RESPONSE:
1526 result = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr);
1527
1528 scsi_status = result & MASK_SCSI_STATUS;
1529 if (scsi_status)
1530 return -EINVAL;
1531
1532 break;
1533 case UPIU_TRANSACTION_REJECT_UPIU:
1534 /* TODO: handle Reject UPIU Response */
1535 dev_err(hba->dev,
1536 "Reject UPIU not fully implemented\n");
1537 return -EINVAL;
1538 default:
1539 dev_err(hba->dev,
1540 "Unexpected request response code = %x\n",
1541 result);
1542 return -EINVAL;
1543 }
1544 break;
1545 default:
1546 dev_err(hba->dev, "OCS error from controller = %x\n", ocs);
1547 return -EINVAL;
1548 }
1549
1550 return 0;
1551}
1552
1553static inline int ufshcd_read_desc(struct ufs_hba *hba, enum desc_idn desc_id,
1554 int desc_index, u8 *buf, u32 size)
1555{
1556 return ufshcd_read_desc_param(hba, desc_id, desc_index, 0, buf, size);
1557}
1558
1559static int ufshcd_read_device_desc(struct ufs_hba *hba, u8 *buf, u32 size)
1560{
1561 return ufshcd_read_desc(hba, QUERY_DESC_IDN_DEVICE, 0, buf, size);
1562}
1563
1564/**
1565 * ufshcd_read_string_desc - read string descriptor
1566 *
1567 */
Neil Armstrong11617972024-12-30 11:30:56 +01001568static int ufshcd_read_string_desc(struct ufs_hba *hba, int desc_index,
1569 u8 *buf, u32 size, bool ascii)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301570{
1571 int err = 0;
1572
1573 err = ufshcd_read_desc(hba, QUERY_DESC_IDN_STRING, desc_index, buf,
1574 size);
1575
1576 if (err) {
1577 dev_err(hba->dev, "%s: reading String Desc failed after %d retries. err = %d\n",
1578 __func__, QUERY_REQ_RETRIES, err);
1579 goto out;
1580 }
1581
1582 if (ascii) {
1583 int desc_len;
1584 int ascii_len;
1585 int i;
1586 u8 *buff_ascii;
1587
1588 desc_len = buf[0];
1589 /* remove header and divide by 2 to move from UTF16 to UTF8 */
1590 ascii_len = (desc_len - QUERY_DESC_HDR_SIZE) / 2 + 1;
1591 if (size < ascii_len + QUERY_DESC_HDR_SIZE) {
1592 dev_err(hba->dev, "%s: buffer allocated size is too small\n",
1593 __func__);
1594 err = -ENOMEM;
1595 goto out;
1596 }
1597
1598 buff_ascii = kmalloc(ascii_len, GFP_KERNEL);
1599 if (!buff_ascii) {
1600 err = -ENOMEM;
1601 goto out;
1602 }
1603
1604 /*
1605 * the descriptor contains string in UTF16 format
1606 * we need to convert to utf-8 so it can be displayed
1607 */
1608 utf16_to_utf8(buff_ascii,
1609 (uint16_t *)&buf[QUERY_DESC_HDR_SIZE], ascii_len);
1610
1611 /* replace non-printable or non-ASCII characters with spaces */
1612 for (i = 0; i < ascii_len; i++)
1613 ufshcd_remove_non_printable(&buff_ascii[i]);
1614
1615 memset(buf + QUERY_DESC_HDR_SIZE, 0,
1616 size - QUERY_DESC_HDR_SIZE);
1617 memcpy(buf + QUERY_DESC_HDR_SIZE, buff_ascii, ascii_len);
1618 buf[QUERY_DESC_LENGTH_OFFSET] = ascii_len + QUERY_DESC_HDR_SIZE;
1619 kfree(buff_ascii);
1620 }
1621out:
1622 return err;
1623}
1624
1625static int ufs_get_device_desc(struct ufs_hba *hba,
1626 struct ufs_dev_desc *dev_desc)
1627{
1628 int err;
1629 size_t buff_len;
1630 u8 model_index;
1631 u8 *desc_buf;
1632
1633 buff_len = max_t(size_t, hba->desc_size.dev_desc,
1634 QUERY_DESC_MAX_SIZE + 1);
1635 desc_buf = kmalloc(buff_len, GFP_KERNEL);
1636 if (!desc_buf) {
1637 err = -ENOMEM;
1638 goto out;
1639 }
1640
1641 err = ufshcd_read_device_desc(hba, desc_buf, hba->desc_size.dev_desc);
1642 if (err) {
1643 dev_err(hba->dev, "%s: Failed reading Device Desc. err = %d\n",
1644 __func__, err);
1645 goto out;
1646 }
1647
1648 /*
1649 * getting vendor (manufacturerID) and Bank Index in big endian
1650 * format
1651 */
1652 dev_desc->wmanufacturerid = desc_buf[DEVICE_DESC_PARAM_MANF_ID] << 8 |
1653 desc_buf[DEVICE_DESC_PARAM_MANF_ID + 1];
1654
1655 model_index = desc_buf[DEVICE_DESC_PARAM_PRDCT_NAME];
1656
1657 /* Zero-pad entire buffer for string termination. */
1658 memset(desc_buf, 0, buff_len);
1659
1660 err = ufshcd_read_string_desc(hba, model_index, desc_buf,
1661 QUERY_DESC_MAX_SIZE, true/*ASCII*/);
1662 if (err) {
1663 dev_err(hba->dev, "%s: Failed reading Product Name. err = %d\n",
1664 __func__, err);
1665 goto out;
1666 }
1667
1668 desc_buf[QUERY_DESC_MAX_SIZE] = '\0';
1669 strlcpy(dev_desc->model, (char *)(desc_buf + QUERY_DESC_HDR_SIZE),
1670 min_t(u8, desc_buf[QUERY_DESC_LENGTH_OFFSET],
1671 MAX_MODEL_LEN));
1672
1673 /* Null terminate the model string */
1674 dev_desc->model[MAX_MODEL_LEN] = '\0';
1675
1676out:
1677 kfree(desc_buf);
1678 return err;
1679}
1680
1681/**
1682 * ufshcd_get_max_pwr_mode - reads the max power mode negotiated with device
1683 */
1684static int ufshcd_get_max_pwr_mode(struct ufs_hba *hba)
1685{
1686 struct ufs_pa_layer_attr *pwr_info = &hba->max_pwr_info.info;
1687
1688 if (hba->max_pwr_info.is_valid)
1689 return 0;
1690
Marek Vasut4020fd12023-08-16 17:05:51 +02001691 if (hba->quirks & UFSHCD_QUIRK_HIBERN_FASTAUTO) {
1692 pwr_info->pwr_tx = FASTAUTO_MODE;
1693 pwr_info->pwr_rx = FASTAUTO_MODE;
1694 } else {
1695 pwr_info->pwr_tx = FAST_MODE;
1696 pwr_info->pwr_rx = FAST_MODE;
1697 }
Faiz Abbas5cc51072019-10-15 18:24:36 +05301698 pwr_info->hs_rate = PA_HS_MODE_B;
1699
1700 /* Get the connected lane count */
1701 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDRXDATALANES),
1702 &pwr_info->lane_rx);
1703 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
1704 &pwr_info->lane_tx);
1705
1706 if (!pwr_info->lane_rx || !pwr_info->lane_tx) {
1707 dev_err(hba->dev, "%s: invalid connected lanes value. rx=%d, tx=%d\n",
1708 __func__, pwr_info->lane_rx, pwr_info->lane_tx);
1709 return -EINVAL;
1710 }
1711
1712 /*
1713 * First, get the maximum gears of HS speed.
1714 * If a zero value, it means there is no HSGEAR capability.
1715 * Then, get the maximum gears of PWM speed.
1716 */
1717 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR), &pwr_info->gear_rx);
1718 if (!pwr_info->gear_rx) {
1719 ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1720 &pwr_info->gear_rx);
1721 if (!pwr_info->gear_rx) {
1722 dev_err(hba->dev, "%s: invalid max pwm rx gear read = %d\n",
1723 __func__, pwr_info->gear_rx);
1724 return -EINVAL;
1725 }
1726 pwr_info->pwr_rx = SLOW_MODE;
1727 }
1728
1729 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR),
1730 &pwr_info->gear_tx);
1731 if (!pwr_info->gear_tx) {
1732 ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1733 &pwr_info->gear_tx);
1734 if (!pwr_info->gear_tx) {
1735 dev_err(hba->dev, "%s: invalid max pwm tx gear read = %d\n",
1736 __func__, pwr_info->gear_tx);
1737 return -EINVAL;
1738 }
1739 pwr_info->pwr_tx = SLOW_MODE;
1740 }
1741
1742 hba->max_pwr_info.is_valid = true;
Neil Armstrong8bbf6de2024-09-10 11:50:11 +02001743 return ufshcd_ops_get_max_pwr_mode(hba, &hba->max_pwr_info);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301744}
1745
1746static int ufshcd_change_power_mode(struct ufs_hba *hba,
1747 struct ufs_pa_layer_attr *pwr_mode)
1748{
1749 int ret;
1750
1751 /* if already configured to the requested pwr_mode */
1752 if (pwr_mode->gear_rx == hba->pwr_info.gear_rx &&
1753 pwr_mode->gear_tx == hba->pwr_info.gear_tx &&
1754 pwr_mode->lane_rx == hba->pwr_info.lane_rx &&
1755 pwr_mode->lane_tx == hba->pwr_info.lane_tx &&
1756 pwr_mode->pwr_rx == hba->pwr_info.pwr_rx &&
1757 pwr_mode->pwr_tx == hba->pwr_info.pwr_tx &&
1758 pwr_mode->hs_rate == hba->pwr_info.hs_rate) {
1759 dev_dbg(hba->dev, "%s: power already configured\n", __func__);
1760 return 0;
1761 }
1762
1763 /*
1764 * Configure attributes for power mode change with below.
1765 * - PA_RXGEAR, PA_ACTIVERXDATALANES, PA_RXTERMINATION,
1766 * - PA_TXGEAR, PA_ACTIVETXDATALANES, PA_TXTERMINATION,
1767 * - PA_HSSERIES
1768 */
1769 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXGEAR), pwr_mode->gear_rx);
1770 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVERXDATALANES),
1771 pwr_mode->lane_rx);
1772 if (pwr_mode->pwr_rx == FASTAUTO_MODE || pwr_mode->pwr_rx == FAST_MODE)
1773 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), TRUE);
1774 else
1775 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), FALSE);
1776
1777 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXGEAR), pwr_mode->gear_tx);
1778 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVETXDATALANES),
1779 pwr_mode->lane_tx);
1780 if (pwr_mode->pwr_tx == FASTAUTO_MODE || pwr_mode->pwr_tx == FAST_MODE)
1781 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), TRUE);
1782 else
1783 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), FALSE);
1784
1785 if (pwr_mode->pwr_rx == FASTAUTO_MODE ||
1786 pwr_mode->pwr_tx == FASTAUTO_MODE ||
1787 pwr_mode->pwr_rx == FAST_MODE ||
1788 pwr_mode->pwr_tx == FAST_MODE)
1789 ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HSSERIES),
1790 pwr_mode->hs_rate);
1791
1792 ret = ufshcd_uic_change_pwr_mode(hba, pwr_mode->pwr_rx << 4 |
1793 pwr_mode->pwr_tx);
1794
1795 if (ret) {
1796 dev_err(hba->dev,
1797 "%s: power mode change failed %d\n", __func__, ret);
1798
1799 return ret;
1800 }
1801
1802 /* Copy new Power Mode to power info */
1803 memcpy(&hba->pwr_info, pwr_mode, sizeof(struct ufs_pa_layer_attr));
1804
1805 return ret;
1806}
1807
1808/**
1809 * ufshcd_verify_dev_init() - Verify device initialization
1810 *
1811 */
1812static int ufshcd_verify_dev_init(struct ufs_hba *hba)
1813{
1814 int retries;
1815 int err;
1816
1817 for (retries = NOP_OUT_RETRIES; retries > 0; retries--) {
1818 err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_NOP,
1819 NOP_OUT_TIMEOUT);
1820 if (!err || err == -ETIMEDOUT)
1821 break;
1822
1823 dev_dbg(hba->dev, "%s: error %d retrying\n", __func__, err);
1824 }
1825
1826 if (err)
1827 dev_err(hba->dev, "%s: NOP OUT failed %d\n", __func__, err);
1828
1829 return err;
1830}
1831
1832/**
1833 * ufshcd_complete_dev_init() - checks device readiness
1834 */
1835static int ufshcd_complete_dev_init(struct ufs_hba *hba)
1836{
1837 int i;
1838 int err;
1839 bool flag_res = 1;
1840
1841 err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_SET_FLAG,
1842 QUERY_FLAG_IDN_FDEVICEINIT, NULL);
1843 if (err) {
1844 dev_err(hba->dev,
1845 "%s setting fDeviceInit flag failed with error %d\n",
1846 __func__, err);
1847 goto out;
1848 }
1849
1850 /* poll for max. 1000 iterations for fDeviceInit flag to clear */
1851 for (i = 0; i < 1000 && !err && flag_res; i++)
1852 err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_READ_FLAG,
1853 QUERY_FLAG_IDN_FDEVICEINIT,
1854 &flag_res);
1855
1856 if (err)
1857 dev_err(hba->dev,
1858 "%s reading fDeviceInit flag failed with error %d\n",
1859 __func__, err);
1860 else if (flag_res)
1861 dev_err(hba->dev,
1862 "%s fDeviceInit was not cleared by the device\n",
1863 __func__);
1864
1865out:
1866 return err;
1867}
1868
1869static void ufshcd_def_desc_sizes(struct ufs_hba *hba)
1870{
1871 hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1872 hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1873 hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1874 hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1875 hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1876 hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1877 hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1878}
1879
Neil Armstrong11617972024-12-30 11:30:56 +01001880static int ufs_start(struct ufs_hba *hba)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301881{
1882 struct ufs_dev_desc card = {0};
1883 int ret;
1884
1885 ret = ufshcd_link_startup(hba);
1886 if (ret)
1887 return ret;
1888
1889 ret = ufshcd_verify_dev_init(hba);
1890 if (ret)
1891 return ret;
1892
1893 ret = ufshcd_complete_dev_init(hba);
1894 if (ret)
1895 return ret;
1896
1897 /* Init check for device descriptor sizes */
1898 ufshcd_init_desc_sizes(hba);
1899
1900 ret = ufs_get_device_desc(hba, &card);
1901 if (ret) {
1902 dev_err(hba->dev, "%s: Failed getting device info. err = %d\n",
1903 __func__, ret);
1904
1905 return ret;
1906 }
1907
1908 if (ufshcd_get_max_pwr_mode(hba)) {
1909 dev_err(hba->dev,
1910 "%s: Failed getting max supported power mode\n",
1911 __func__);
1912 } else {
1913 ret = ufshcd_change_power_mode(hba, &hba->max_pwr_info.info);
1914 if (ret) {
1915 dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n",
1916 __func__, ret);
1917
1918 return ret;
1919 }
1920
Bhupesh Sharmae11301a2024-09-30 14:44:33 +02001921 debug("UFS Device %s is up!\n", hba->dev->name);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301922 ufshcd_print_pwr_info(hba);
1923 }
1924
1925 return 0;
1926}
1927
1928int ufshcd_probe(struct udevice *ufs_dev, struct ufs_hba_ops *hba_ops)
1929{
1930 struct ufs_hba *hba = dev_get_uclass_priv(ufs_dev);
Simon Glassb75b15b2020-12-03 16:55:23 -07001931 struct scsi_plat *scsi_plat;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301932 struct udevice *scsi_dev;
Bin Meng1ac020d2023-10-11 21:15:49 +08001933 void __iomem *mmio_base;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301934 int err;
1935
1936 device_find_first_child(ufs_dev, &scsi_dev);
1937 if (!scsi_dev)
1938 return -ENODEV;
1939
Simon Glass71fa5b42020-12-03 16:55:18 -07001940 scsi_plat = dev_get_uclass_plat(scsi_dev);
Faiz Abbas5cc51072019-10-15 18:24:36 +05301941 scsi_plat->max_id = UFSHCD_MAX_ID;
1942 scsi_plat->max_lun = UFS_MAX_LUNS;
1943 scsi_plat->max_bytes_per_req = UFS_MAX_BYTES;
1944
1945 hba->dev = ufs_dev;
1946 hba->ops = hba_ops;
Bin Meng1ac020d2023-10-11 21:15:49 +08001947
1948 if (device_is_on_pci_bus(ufs_dev)) {
1949 mmio_base = dm_pci_map_bar(ufs_dev, PCI_BASE_ADDRESS_0, 0, 0,
1950 PCI_REGION_TYPE, PCI_REGION_MEM);
1951 } else {
1952 mmio_base = dev_read_addr_ptr(ufs_dev);
1953 }
1954 hba->mmio_base = mmio_base;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301955
1956 /* Set descriptor lengths to specification defaults */
1957 ufshcd_def_desc_sizes(hba);
1958
1959 ufshcd_ops_init(hba);
1960
Neil Armstrong671feab2024-12-30 11:30:57 +01001961 /* Read capabilities registers */
Faiz Abbas5cc51072019-10-15 18:24:36 +05301962 hba->capabilities = ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES);
Marek Vasut12ec15e2023-08-16 17:05:50 +02001963 if (hba->quirks & UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS)
1964 hba->capabilities &= ~MASK_64_ADDRESSING_SUPPORT;
Faiz Abbas5cc51072019-10-15 18:24:36 +05301965
1966 /* Get UFS version supported by the controller */
1967 hba->version = ufshcd_get_ufs_version(hba);
1968 if (hba->version != UFSHCI_VERSION_10 &&
1969 hba->version != UFSHCI_VERSION_11 &&
1970 hba->version != UFSHCI_VERSION_20 &&
Marek Vasut3f21c662023-08-16 17:05:52 +02001971 hba->version != UFSHCI_VERSION_21 &&
Bin Meng3a478f92023-10-11 21:15:51 +08001972 hba->version != UFSHCI_VERSION_30 &&
Neil Armstrong99e4f0a2024-09-10 11:50:12 +02001973 hba->version != UFSHCI_VERSION_31 &&
1974 hba->version != UFSHCI_VERSION_40)
Faiz Abbas5cc51072019-10-15 18:24:36 +05301975 dev_err(hba->dev, "invalid UFS version 0x%x\n",
1976 hba->version);
1977
1978 /* Get Interrupt bit mask per version */
1979 hba->intr_mask = ufshcd_get_intr_mask(hba);
1980
1981 /* Allocate memory for host memory space */
1982 err = ufshcd_memory_alloc(hba);
1983 if (err) {
1984 dev_err(hba->dev, "Memory allocation failed\n");
1985 return err;
1986 }
1987
1988 /* Configure Local data structures */
1989 ufshcd_host_memory_configure(hba);
1990
1991 /*
1992 * In order to avoid any spurious interrupt immediately after
1993 * registering UFS controller interrupt handler, clear any pending UFS
1994 * interrupt status and disable all the UFS interrupts.
1995 */
1996 ufshcd_writel(hba, ufshcd_readl(hba, REG_INTERRUPT_STATUS),
1997 REG_INTERRUPT_STATUS);
1998 ufshcd_writel(hba, 0, REG_INTERRUPT_ENABLE);
1999
Neil Armstrong671feab2024-12-30 11:30:57 +01002000 mb(); /* flush previous writes */
Bhupesh Sharmafdd3d842024-09-30 14:44:32 +02002001
Neil Armstrong5168a8b2024-09-10 11:50:10 +02002002 /* Reset the attached device */
2003 ufshcd_device_reset(hba);
2004
Faiz Abbas5cc51072019-10-15 18:24:36 +05302005 err = ufshcd_hba_enable(hba);
2006 if (err) {
2007 dev_err(hba->dev, "Host controller enable failed\n");
2008 return err;
2009 }
2010
2011 err = ufs_start(hba);
2012 if (err)
2013 return err;
2014
2015 return 0;
2016}
2017
2018int ufs_scsi_bind(struct udevice *ufs_dev, struct udevice **scsi_devp)
2019{
2020 int ret = device_bind_driver(ufs_dev, "ufs_scsi", "ufs_scsi",
2021 scsi_devp);
2022
2023 return ret;
2024}
2025
Marek Vasut12ec15e2023-08-16 17:05:50 +02002026#if IS_ENABLED(CONFIG_BOUNCE_BUFFER)
2027static int ufs_scsi_buffer_aligned(struct udevice *scsi_dev, struct bounce_buffer *state)
2028{
2029#ifdef CONFIG_PHYS_64BIT
2030 struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
2031 uintptr_t ubuf = (uintptr_t)state->user_buffer;
2032 size_t len = state->len_aligned;
2033
2034 /* Check if below 32bit boundary */
2035 if ((hba->quirks & UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS) &&
2036 ((ubuf >> 32) || (ubuf + len) >> 32)) {
2037 dev_dbg(scsi_dev, "Buffer above 32bit boundary %lx-%lx\n",
2038 ubuf, ubuf + len);
2039 return 0;
2040 }
2041#endif
2042 return 1;
2043}
2044#endif /* CONFIG_BOUNCE_BUFFER */
2045
Faiz Abbas5cc51072019-10-15 18:24:36 +05302046static struct scsi_ops ufs_ops = {
2047 .exec = ufs_scsi_exec,
Marek Vasut12ec15e2023-08-16 17:05:50 +02002048#if IS_ENABLED(CONFIG_BOUNCE_BUFFER)
2049 .buffer_aligned = ufs_scsi_buffer_aligned,
2050#endif /* CONFIG_BOUNCE_BUFFER */
Faiz Abbas5cc51072019-10-15 18:24:36 +05302051};
2052
2053int ufs_probe_dev(int index)
2054{
2055 struct udevice *dev;
2056
2057 return uclass_get_device(UCLASS_UFS, index, &dev);
2058}
2059
2060int ufs_probe(void)
2061{
2062 struct udevice *dev;
2063 int ret, i;
2064
2065 for (i = 0;; i++) {
2066 ret = uclass_get_device(UCLASS_UFS, i, &dev);
2067 if (ret == -ENODEV)
2068 break;
2069 }
2070
2071 return 0;
2072}
2073
2074U_BOOT_DRIVER(ufs_scsi) = {
2075 .id = UCLASS_SCSI,
2076 .name = "ufs_scsi",
2077 .ops = &ufs_ops,
2078};