blob: 9aff8a847ad1bd59b7ec7246f5719e4d7c32ec65 [file] [log] [blame]
Caleb Connollyd3114b32024-08-21 15:41:46 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Clock drivers for Qualcomm sc7280
4 *
5 * (C) Copyright 2024 Linaro Ltd.
6 */
7
8#include <linux/types.h>
9#include <clk-uclass.h>
10#include <dm.h>
11#include <linux/delay.h>
12#include <asm/io.h>
13#include <linux/bug.h>
14#include <linux/bitops.h>
15#include <dt-bindings/clock/qcom,gcc-sc7280.h>
16
17#include "clock-qcom.h"
18
Caleb Connollyd3114b32024-08-21 15:41:46 +020019#define USB30_PRIM_MASTER_CLK_CMD_RCGR 0xf020
Caleb Connolly6abb5902025-03-14 15:31:21 +000020#define USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR 0xf038
21#define USB30_SEC_MASTER_CLK_CMD_RCGR 0x9e020
22#define USB30_SEC_MOCK_UTMI_CLK_CMD_RCGR 0x9e038
23#define PCIE_1_AUX_CLK_CMD_RCGR 0x8d058
24#define PCIE1_PHY_RCHNG_CMD_RCGR 0x8d03c
25#define PCIE_1_PIPE_CLK_PHY_MUX 0x8d054
26
27static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
28 F(66666667, CFG_CLK_SRC_GPLL0_EVEN, 4.5, 0, 0),
29 F(133333333, CFG_CLK_SRC_GPLL0, 4.5, 0, 0),
30 F(200000000, CFG_CLK_SRC_GPLL0_ODD, 1, 0, 0),
31 F(240000000, CFG_CLK_SRC_GPLL0, 2.5, 0, 0),
32 { }
33};
34
35static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk_src[] = {
36 F(60000000, CFG_CLK_SRC_GPLL0_EVEN, 5, 0, 0),
37 F(120000000, CFG_CLK_SRC_GPLL0_EVEN, 2.5, 0, 0),
38 { }
39};
Caleb Connollyd3114b32024-08-21 15:41:46 +020040
41static ulong sc7280_set_rate(struct clk *clk, ulong rate)
42{
43 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
Caleb Connolly6abb5902025-03-14 15:31:21 +000044 const struct freq_tbl *freq;
Caleb Connollyd3114b32024-08-21 15:41:46 +020045
46 if (clk->id < priv->data->num_clks)
47 debug("%s: %s, requested rate=%ld\n", __func__, priv->data->clks[clk->id].name, rate);
48
49 switch (clk->id) {
Caleb Connollyd3114b32024-08-21 15:41:46 +020050 case GCC_USB30_PRIM_MASTER_CLK:
Caleb Connolly6abb5902025-03-14 15:31:21 +000051 freq = qcom_find_freq(ftbl_gcc_usb30_prim_master_clk_src, rate);
Caleb Connollyd3114b32024-08-21 15:41:46 +020052 clk_rcg_set_rate_mnd(priv->base, USB30_PRIM_MASTER_CLK_CMD_RCGR,
Caleb Connolly6abb5902025-03-14 15:31:21 +000053 freq->pre_div, freq->m, freq->n, freq->src, 8);
54 return freq->freq;
55 case GCC_USB30_PRIM_MOCK_UTMI_CLK:
56 clk_rcg_set_rate(priv->base, USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR, 1, 0);
57 return 19200000;
58 case GCC_USB3_PRIM_PHY_AUX_CLK_SRC:
59 clk_rcg_set_rate(priv->base, USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR, 1, 0);
60 return 19200000;
61 case GCC_USB30_SEC_MASTER_CLK:
62 freq = qcom_find_freq(ftbl_gcc_usb30_sec_master_clk_src, rate);
63 clk_rcg_set_rate_mnd(priv->base, USB30_SEC_MASTER_CLK_CMD_RCGR,
64 freq->pre_div, freq->m, freq->n, freq->src, 8);
65 return freq->freq;
66 case GCC_USB30_SEC_MOCK_UTMI_CLK:
67 clk_rcg_set_rate(priv->base, USB30_SEC_MOCK_UTMI_CLK_CMD_RCGR, 1, 0);
68 return 19200000;
69 case GCC_USB3_SEC_PHY_AUX_CLK_SRC:
70 clk_rcg_set_rate(priv->base, USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR, 1, 0);
71 return 19200000;
72 case GCC_PCIE1_PHY_RCHNG_CLK:
73 clk_rcg_set_rate(priv->base, PCIE1_PHY_RCHNG_CMD_RCGR, 5, CFG_CLK_SRC_GPLL0_EVEN);
74 return 100000000;
Caleb Connollyd3114b32024-08-21 15:41:46 +020075 default:
Caleb Connolly6abb5902025-03-14 15:31:21 +000076 return rate;
Caleb Connollyd3114b32024-08-21 15:41:46 +020077 }
78}
79
80static const struct gate_clk sc7280_clks[] = {
81 GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0xf07c, 1),
82 GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0xf010, 1),
83 GATE_CLK(GCC_AGGRE_USB3_PRIM_AXI_CLK, 0xf080, 1),
84 GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0xf018, 1),
85 GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0xf01c, 1),
86 GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0xf054, 1),
87 GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0xf058, 1),
Caleb Connolly6abb5902025-03-14 15:31:21 +000088 GATE_CLK(GCC_CFG_NOC_USB3_SEC_AXI_CLK, 0x9e07c, 1),
89 GATE_CLK(GCC_USB30_SEC_MASTER_CLK, 0x9e010, 1),
90 GATE_CLK(GCC_AGGRE_USB3_SEC_AXI_CLK, 0x9e080, 1),
91 GATE_CLK(GCC_USB30_SEC_SLEEP_CLK, 0x9e018, 1),
92 GATE_CLK(GCC_USB30_SEC_MOCK_UTMI_CLK, 0x9e01c, 1),
93 GATE_CLK(GCC_USB3_SEC_PHY_AUX_CLK, 0x9e054, 1),
94 GATE_CLK(GCC_USB3_SEC_PHY_COM_AUX_CLK, 0x9e058, 1),
95 GATE_CLK(GCC_PCIE_CLKREF_EN, 0x8c004, 1),
96 GATE_CLK(GCC_PCIE_1_PIPE_CLK, 0x52000, BIT(30)),
97 GATE_CLK(GCC_PCIE_1_AUX_CLK, 0x52000, BIT(29)),
98 GATE_CLK(GCC_PCIE_1_CFG_AHB_CLK, 0x52000, BIT(28)),
99 GATE_CLK(GCC_PCIE_1_MSTR_AXI_CLK, 0x52000, BIT(27)),
100 GATE_CLK(GCC_PCIE_1_SLV_AXI_CLK, 0x52000, BIT(26)),
101 GATE_CLK(GCC_PCIE_1_SLV_Q2A_AXI_CLK, 0x52000, BIT(25)),
102 GATE_CLK(GCC_PCIE1_PHY_RCHNG_CLK, 0x52000, BIT(23)),
103 GATE_CLK(GCC_DDRSS_PCIE_SF_CLK, 0x52000, BIT(19)),
104 GATE_CLK(GCC_AGGRE_NOC_PCIE_TBU_CLK, 0x52000, BIT(18)),
105 GATE_CLK(GCC_AGGRE_NOC_PCIE_1_AXI_CLK, 0x52000, BIT(11)),
106 GATE_CLK(GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK, 0x52008, BIT(28)),
107 GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x52008, BIT(10)),
108 GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x52008, BIT(11)),
109 GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x52008, BIT(13)),
Caleb Connollyb790caa2025-03-17 16:15:02 +0000110 GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x77010, BIT(0)),
111 GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_CLK, 0x770cc, BIT(0)),
112 GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77018, BIT(0)),
113 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x7705c, BIT(0)),
114 GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x7709c, BIT(0)),
115 GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x7701c, BIT(0)),
116 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x77020, BIT(0)),
117 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770b8, BIT(0)),
118 GATE_CLK(GCC_UFS_1_CLKREF_EN, 0x8c000, BIT(0)),
119 GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14008, BIT(0)),
120 GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, BIT(0)),
Caleb Connollyd3114b32024-08-21 15:41:46 +0200121};
122
123static int sc7280_enable(struct clk *clk)
124{
125 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
126
Caleb Connolly6abb5902025-03-14 15:31:21 +0000127 if (priv->data->num_clks <= clk->id) {
Caleb Connollyd3114b32024-08-21 15:41:46 +0200128 debug("%s: unknown clk id %lu\n", __func__, clk->id);
129 return 0;
130 }
131
132 debug("%s: clk %ld: %s\n", __func__, clk->id, sc7280_clks[clk->id].name);
133
134 switch (clk->id) {
135 case GCC_AGGRE_USB3_PRIM_AXI_CLK:
136 qcom_gate_clk_en(priv, GCC_USB30_PRIM_MASTER_CLK);
137 fallthrough;
138 case GCC_USB30_PRIM_MASTER_CLK:
139 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_AUX_CLK);
140 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK);
141 break;
Caleb Connolly6abb5902025-03-14 15:31:21 +0000142 case GCC_AGGRE_USB3_SEC_AXI_CLK:
143 qcom_gate_clk_en(priv, GCC_USB30_SEC_MASTER_CLK);
144 fallthrough;
145 case GCC_USB30_SEC_MASTER_CLK:
146 qcom_gate_clk_en(priv, GCC_USB3_SEC_PHY_AUX_CLK);
147 qcom_gate_clk_en(priv, GCC_USB3_SEC_PHY_COM_AUX_CLK);
148 break;
149 case GCC_PCIE_1_PIPE_CLK:
150 clk_phy_mux_enable(priv->base, PCIE_1_PIPE_CLK_PHY_MUX, true);
151 break;
152 case GCC_PCIE_1_AUX_CLK:
153 clk_rcg_set_rate_mnd(priv->base, PCIE_1_AUX_CLK_CMD_RCGR, 1, 0, 0,
154 CFG_CLK_SRC_CXO, 16);
155 break;
156 case GCC_QUPV3_WRAP0_S0_CLK:
157 clk_rcg_set_rate_mnd(priv->base, 0x17010, 1, 0, 0, CFG_CLK_SRC_CXO, 16);
158 break;
159 case GCC_QUPV3_WRAP0_S1_CLK:
160 clk_rcg_set_rate_mnd(priv->base, 0x17140, 1, 0, 0, CFG_CLK_SRC_CXO, 16);
161 break;
162 case GCC_QUPV3_WRAP0_S3_CLK:
163 clk_rcg_set_rate_mnd(priv->base, 0x173a0, 1, 0, 0, CFG_CLK_SRC_CXO, 16);
164 break;
Caleb Connollyd3114b32024-08-21 15:41:46 +0200165 }
166
Caleb Connollycb1b2972025-03-14 15:31:19 +0000167 return qcom_gate_clk_en(priv, clk->id);
Caleb Connollyd3114b32024-08-21 15:41:46 +0200168}
169
170static const struct qcom_reset_map sc7280_gcc_resets[] = {
171 [GCC_PCIE_0_BCR] = { 0x6b000 },
172 [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
173 [GCC_PCIE_1_BCR] = { 0x8d000 },
174 [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
175 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
176 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
177 [GCC_SDCC1_BCR] = { 0x75000 },
178 [GCC_SDCC2_BCR] = { 0x14000 },
179 [GCC_SDCC4_BCR] = { 0x16000 },
180 [GCC_UFS_PHY_BCR] = { 0x77000 },
181 [GCC_USB30_PRIM_BCR] = { 0xf000 },
182 [GCC_USB30_SEC_BCR] = { 0x9e000 },
183 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
184 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
185 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
186 [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
187};
188
189static const struct qcom_power_map sc7280_gdscs[] = {
190 [GCC_UFS_PHY_GDSC] = { 0x77004 },
191 [GCC_USB30_PRIM_GDSC] = { 0xf004 },
Caleb Connolly6abb5902025-03-14 15:31:21 +0000192 [GCC_USB30_SEC_GDSC] = { 0x9e004 },
193 [GCC_PCIE_1_GDSC] = { 0x8d004 },
Caleb Connollyd3114b32024-08-21 15:41:46 +0200194};
195
Caleb Connolly4c0d34d2025-03-14 15:31:20 +0000196static const phys_addr_t sc7280_rcg_addrs[] = {
197 0x10f020, // USB30_PRIM_MASTER_CLK_CMD_RCGR
198 0x10f038, // USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR
199 0x18d058, // PCIE_1_AUX_CLK_CMD_RCGR
200};
201
202static const char *const sc7280_rcg_names[] = {
203 "USB30_PRIM_MASTER_CLK_SRC",
204 "USB30_PRIM_MOCK_UTMI_CLK_SRC",
205 "GCC_PCIE_1_AUX_CLK_SRC",
206};
207
Caleb Connollyd3114b32024-08-21 15:41:46 +0200208static struct msm_clk_data qcs404_gcc_data = {
209 .resets = sc7280_gcc_resets,
210 .num_resets = ARRAY_SIZE(sc7280_gcc_resets),
211 .clks = sc7280_clks,
212 .num_clks = ARRAY_SIZE(sc7280_clks),
213
214 .power_domains = sc7280_gdscs,
215 .num_power_domains = ARRAY_SIZE(sc7280_gdscs),
216
217 .enable = sc7280_enable,
218 .set_rate = sc7280_set_rate,
Caleb Connolly4c0d34d2025-03-14 15:31:20 +0000219
220 .dbg_rcg_addrs = sc7280_rcg_addrs,
221 .num_rcgs = ARRAY_SIZE(sc7280_rcg_addrs),
222 .dbg_rcg_names = sc7280_rcg_names,
Caleb Connollyd3114b32024-08-21 15:41:46 +0200223};
224
225static const struct udevice_id gcc_sc7280_of_match[] = {
226 {
227 .compatible = "qcom,gcc-sc7280",
228 .data = (ulong)&qcs404_gcc_data,
229 },
230 { }
231};
232
233U_BOOT_DRIVER(gcc_sc7280) = {
234 .name = "gcc_sc7280",
235 .id = UCLASS_NOP,
236 .of_match = gcc_sc7280_of_match,
237 .bind = qcom_cc_bind,
238 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
239};