blob: bfbb11a2ee73c8f09f7429bfe1095c59d8883bfc [file] [log] [blame]
Yanhong Wang6a5a45d2023-03-29 11:42:17 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2022 StarFive Technology Co., Ltd.
4 * Author: Yanhong Wang<yanhong.wang@starfivetech.com>
5 */
6
Yanhong Wang6a5a45d2023-03-29 11:42:17 +08007#include <cpu_func.h>
Yanhong Wang2b517432023-06-15 17:36:50 +08008#include <dm.h>
Shengyu Quf4af7182023-09-17 03:36:33 +08009#include <fdt_support.h>
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020010#include <env.h>
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020011#include <log.h>
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020012#include <asm/arch/eeprom.h>
13#include <asm/io.h>
14#include <asm/sections.h>
Yanhong Wang6a5a45d2023-03-29 11:42:17 +080015#include <linux/bitops.h>
16
Shengyu Quf4af7182023-09-17 03:36:33 +080017DECLARE_GLOBAL_DATA_PTR;
Yanhong Wang6a5a45d2023-03-29 11:42:17 +080018#define JH7110_L2_PREFETCHER_BASE_ADDR 0x2030000
19#define JH7110_L2_PREFETCHER_HART_OFFSET 0x2000
20
21/* enable U74-mc hart1~hart4 prefetcher */
22static void enable_prefetcher(void)
23{
24 u8 hart;
25 u32 *reg;
26
27 /* JH7110 use U74MC CORE IP, it include five cores(one S7 and four U7),
28 * but only U7 cores support prefetcher configuration
29 */
30 for (hart = 1; hart < 5; hart++) {
31 reg = (void *)(u64)(JH7110_L2_PREFETCHER_BASE_ADDR
32 + hart * JH7110_L2_PREFETCHER_HART_OFFSET);
33
34 mb(); /* memory barrier */
35 setbits_le32(reg, 0x1);
36 mb(); /* memory barrier */
37 }
38}
39
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020040/**
E Shattowd134aef2025-04-26 23:02:52 -070041 * set_fdtfile() - set the $fdtfile variable based on product data in EEPROM
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020042 */
43static void set_fdtfile(void)
44{
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020045 const char *fdtfile;
46
Heinrich Schuchardt6bb737b2024-04-02 10:49:07 +020047 fdtfile = env_get("fdtfile");
48 if (fdtfile)
49 return;
50
E Shattowd134aef2025-04-26 23:02:52 -070051 if (!get_product_id_from_eeprom()) {
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020052 log_err("Can't read EEPROM\n");
53 return;
54 }
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020055
E Shattowd134aef2025-04-26 23:02:52 -070056 if (!strncmp(get_product_id_from_eeprom(), "FML13V01", 8)) {
57 fdtfile = "starfive/jh7110-deepcomputing-fml13v01.dtb";
58 } else if (!strncmp(get_product_id_from_eeprom(), "MARS", 4)) {
59 fdtfile = "starfive/jh7110-milkv-mars.dtb";
60 } else if (!strncmp(get_product_id_from_eeprom(), "STAR64", 6)) {
61 fdtfile = "starfive/jh7110-pine64-star64.dtb";
62 } else if (!strncmp(get_product_id_from_eeprom(), "VF7110", 6)) {
63 switch (get_pcb_revision_from_eeprom()) {
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020064 case 'a':
65 case 'A':
E Shattowd134aef2025-04-26 23:02:52 -070066 fdtfile = "starfive/jh7110-starfive-visionfive-2-v1.2a.dtb";
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020067 break;
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020068 case 'b':
69 case 'B':
E Shattowd134aef2025-04-26 23:02:52 -070070 fdtfile = "starfive/jh7110-starfive-visionfive-2-v1.3b.dtb";
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020071 break;
E Shattowd134aef2025-04-26 23:02:52 -070072 default:
73 log_err("Unknown revision\n");
74 return;
Heinrich Schuchardt328acb12024-04-02 10:49:09 +020075 }
76 } else {
77 log_err("Unknown product\n");
78 return;
79 }
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020080
81 env_set("fdtfile", fdtfile);
82}
83
Yanhong Wang6a5a45d2023-03-29 11:42:17 +080084int board_init(void)
85{
86 enable_caches();
87 enable_prefetcher();
88
89 return 0;
90}
Yanhong Wang2b517432023-06-15 17:36:50 +080091
Heinrich Schuchardt03a885b2023-09-07 13:21:28 +020092int board_late_init(void)
93{
94 if (CONFIG_IS_ENABLED(ID_EEPROM))
95 set_fdtfile();
96
97 return 0;
98}
99
Shengyu Quf4af7182023-09-17 03:36:33 +0800100int ft_board_setup(void *blob, struct bd_info *bd)
101{
102 return fdt_fixup_memory(blob, 0x40000000, gd->ram_size);
103}