blob: ee6dbeb5c48e6575d9fd4f7041d02cf050a59b2a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass16a624b2017-01-16 07:03:57 -07002/*
3 * (C) Copyright 2008-2011
4 * Graeme Russ, <graeme.russ@gmail.com>
5 *
6 * (C) Copyright 2002
7 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
8 *
9 * (C) Copyright 2002
10 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
11 * Marius Groeger <mgroeger@sysgo.de>
12 *
13 * (C) Copyright 2002
14 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
15 * Alex Zuepke <azu@sysgo.de>
16 *
17 * Part of this file is adapted from coreboot
18 * src/arch/x86/lib/cpu.c
Simon Glass16a624b2017-01-16 07:03:57 -070019 */
20
Simon Glass1d91ba72019-11-14 12:57:37 -070021#include <cpu_func.h>
Simon Glassda25eff2019-12-28 10:44:56 -070022#include <init.h>
Simon Glasse40633d2020-07-17 08:48:08 -060023#include <log.h>
Simon Glass16a624b2017-01-16 07:03:57 -070024#include <malloc.h>
Simon Glassdd45a7a2019-12-06 21:41:51 -070025#include <spl.h>
Simon Glass16a624b2017-01-16 07:03:57 -070026#include <asm/control_regs.h>
Simon Glass46f4c582020-04-30 21:21:39 -060027#include <asm/coreboot_tables.h>
Simon Glass16a624b2017-01-16 07:03:57 -070028#include <asm/cpu.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060029#include <asm/global_data.h>
Simon Glass16a624b2017-01-16 07:03:57 -070030#include <asm/mp.h>
31#include <asm/msr.h>
32#include <asm/mtrr.h>
33#include <asm/processor-flags.h>
Tom Rinidec7ea02024-05-20 13:35:03 -060034#include <asm/u-boot-x86.h>
Simon Glass16a624b2017-01-16 07:03:57 -070035
36DECLARE_GLOBAL_DATA_PTR;
37
38/*
39 * Constructor for a conventional segment GDT (or LDT) entry
40 * This is a macro so it can be used in initialisers
41 */
42#define GDT_ENTRY(flags, base, limit) \
43 ((((base) & 0xff000000ULL) << (56-24)) | \
44 (((flags) & 0x0000f0ffULL) << 40) | \
45 (((limit) & 0x000f0000ULL) << (48-16)) | \
46 (((base) & 0x00ffffffULL) << 16) | \
47 (((limit) & 0x0000ffffULL)))
48
49struct gdt_ptr {
50 u16 len;
51 u32 ptr;
52} __packed;
53
54struct cpu_device_id {
55 unsigned vendor;
56 unsigned device;
57};
58
59struct cpuinfo_x86 {
60 uint8_t x86; /* CPU family */
61 uint8_t x86_vendor; /* CPU vendor */
62 uint8_t x86_model;
63 uint8_t x86_mask;
64};
65
Simon Glassdd45a7a2019-12-06 21:41:51 -070066/* gcc 7.3 does not wwant to drop x86_vendors, so use #ifdef */
67#ifndef CONFIG_TPL_BUILD
Simon Glass16a624b2017-01-16 07:03:57 -070068/*
69 * List of cpu vendor strings along with their normalized
70 * id values.
71 */
72static const struct {
73 int vendor;
74 const char *name;
75} x86_vendors[] = {
76 { X86_VENDOR_INTEL, "GenuineIntel", },
77 { X86_VENDOR_CYRIX, "CyrixInstead", },
78 { X86_VENDOR_AMD, "AuthenticAMD", },
79 { X86_VENDOR_UMC, "UMC UMC UMC ", },
80 { X86_VENDOR_NEXGEN, "NexGenDriven", },
81 { X86_VENDOR_CENTAUR, "CentaurHauls", },
82 { X86_VENDOR_RISE, "RiseRiseRise", },
83 { X86_VENDOR_TRANSMETA, "GenuineTMx86", },
84 { X86_VENDOR_TRANSMETA, "TransmetaCPU", },
85 { X86_VENDOR_NSC, "Geode by NSC", },
86 { X86_VENDOR_SIS, "SiS SiS SiS ", },
87};
Simon Glassdd45a7a2019-12-06 21:41:51 -070088#endif
Simon Glass16a624b2017-01-16 07:03:57 -070089
90static void load_ds(u32 segment)
91{
92 asm volatile("movl %0, %%ds" : : "r" (segment * X86_GDT_ENTRY_SIZE));
93}
94
95static void load_es(u32 segment)
96{
97 asm volatile("movl %0, %%es" : : "r" (segment * X86_GDT_ENTRY_SIZE));
98}
99
100static void load_fs(u32 segment)
101{
102 asm volatile("movl %0, %%fs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
103}
104
105static void load_gs(u32 segment)
106{
107 asm volatile("movl %0, %%gs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
108}
109
110static void load_ss(u32 segment)
111{
112 asm volatile("movl %0, %%ss" : : "r" (segment * X86_GDT_ENTRY_SIZE));
113}
114
115static void load_gdt(const u64 *boot_gdt, u16 num_entries)
116{
117 struct gdt_ptr gdt;
118
119 gdt.len = (num_entries * X86_GDT_ENTRY_SIZE) - 1;
120 gdt.ptr = (ulong)boot_gdt;
121
122 asm volatile("lgdtl %0\n" : : "m" (gdt));
123}
124
125void arch_setup_gd(gd_t *new_gd)
126{
127 u64 *gdt_addr;
128
129 gdt_addr = new_gd->arch.gdt;
130
131 /*
132 * CS: code, read/execute, 4 GB, base 0
133 *
134 * Some OS (like VxWorks) requires GDT entry 1 to be the 32-bit CS
135 */
136 gdt_addr[X86_GDT_ENTRY_UNUSED] = GDT_ENTRY(0xc09b, 0, 0xfffff);
137 gdt_addr[X86_GDT_ENTRY_32BIT_CS] = GDT_ENTRY(0xc09b, 0, 0xfffff);
138
139 /* DS: data, read/write, 4 GB, base 0 */
140 gdt_addr[X86_GDT_ENTRY_32BIT_DS] = GDT_ENTRY(0xc093, 0, 0xfffff);
141
Masahiro Yamada4dcaa7d2020-01-08 20:13:42 +0900142 /*
143 * FS: data, read/write, sizeof (Global Data Pointer),
144 * base (Global Data Pointer)
145 */
Simon Glass16a624b2017-01-16 07:03:57 -0700146 new_gd->arch.gd_addr = new_gd;
Masahiro Yamada4dcaa7d2020-01-08 20:13:42 +0900147 gdt_addr[X86_GDT_ENTRY_32BIT_FS] = GDT_ENTRY(0x8093,
148 (ulong)&new_gd->arch.gd_addr,
149 sizeof(new_gd->arch.gd_addr) - 1);
Simon Glass16a624b2017-01-16 07:03:57 -0700150
151 /* 16-bit CS: code, read/execute, 64 kB, base 0 */
152 gdt_addr[X86_GDT_ENTRY_16BIT_CS] = GDT_ENTRY(0x009b, 0, 0x0ffff);
153
154 /* 16-bit DS: data, read/write, 64 kB, base 0 */
155 gdt_addr[X86_GDT_ENTRY_16BIT_DS] = GDT_ENTRY(0x0093, 0, 0x0ffff);
156
157 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_CS] = GDT_ENTRY(0x809b, 0, 0xfffff);
158 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_DS] = GDT_ENTRY(0x8093, 0, 0xfffff);
Simon Glasse0793102025-03-15 14:25:31 +0000159 gdt_addr[X86_GDT_ENTRY_64BIT_CS] = GDT_ENTRY(0xaf9b, 0, 0xfffff);
160 gdt_addr[X86_GDT_ENTRY_64BIT_TS1] = GDT_ENTRY(0x8980, 0, 0xfffff);
161 gdt_addr[X86_GDT_ENTRY_64BIT_TS2] = 0;
Simon Glass16a624b2017-01-16 07:03:57 -0700162
163 load_gdt(gdt_addr, X86_GDT_NUM_ENTRIES);
164 load_ds(X86_GDT_ENTRY_32BIT_DS);
165 load_es(X86_GDT_ENTRY_32BIT_DS);
166 load_gs(X86_GDT_ENTRY_32BIT_DS);
167 load_ss(X86_GDT_ENTRY_32BIT_DS);
168 load_fs(X86_GDT_ENTRY_32BIT_FS);
169}
170
171#ifdef CONFIG_HAVE_FSP
172/*
173 * Setup FSP execution environment GDT
174 *
175 * Per Intel FSP external architecture specification, before calling any FSP
176 * APIs, we need make sure the system is in flat 32-bit mode and both the code
177 * and data selectors should have full 4GB access range. Here we reuse the one
Heinrich Schuchardtdccdd932020-12-22 07:53:03 +0100178 * we used in arch/x86/cpu/start16.S, and reload the segment registers.
Simon Glass16a624b2017-01-16 07:03:57 -0700179 */
180void setup_fsp_gdt(void)
181{
182 load_gdt((const u64 *)(gdt_rom + CONFIG_RESET_SEG_START), 4);
183 load_ds(X86_GDT_ENTRY_32BIT_DS);
184 load_ss(X86_GDT_ENTRY_32BIT_DS);
185 load_es(X86_GDT_ENTRY_32BIT_DS);
186 load_fs(X86_GDT_ENTRY_32BIT_DS);
187 load_gs(X86_GDT_ENTRY_32BIT_DS);
188}
189#endif
190
191/*
192 * Cyrix CPUs without cpuid or with cpuid not yet enabled can be detected
193 * by the fact that they preserve the flags across the division of 5/2.
194 * PII and PPro exhibit this behavior too, but they have cpuid available.
195 */
196
197/*
198 * Perform the Cyrix 5/2 test. A Cyrix won't change
199 * the flags, while other 486 chips will.
200 */
201static inline int test_cyrix_52div(void)
202{
203 unsigned int test;
204
205 __asm__ __volatile__(
206 "sahf\n\t" /* clear flags (%eax = 0x0005) */
207 "div %b2\n\t" /* divide 5 by 2 */
208 "lahf" /* store flags into %ah */
209 : "=a" (test)
210 : "0" (5), "q" (2)
211 : "cc");
212
213 /* AH is 0x02 on Cyrix after the divide.. */
214 return (unsigned char) (test >> 8) == 0x02;
215}
216
Simon Glassdd45a7a2019-12-06 21:41:51 -0700217#ifndef CONFIG_TPL_BUILD
Simon Glass16a624b2017-01-16 07:03:57 -0700218/*
219 * Detect a NexGen CPU running without BIOS hypercode new enough
220 * to have CPUID. (Thanks to Herbert Oppmann)
221 */
222static int deep_magic_nexgen_probe(void)
223{
224 int ret;
225
226 __asm__ __volatile__ (
227 " movw $0x5555, %%ax\n"
228 " xorw %%dx,%%dx\n"
229 " movw $2, %%cx\n"
230 " divw %%cx\n"
231 " movl $0, %%eax\n"
232 " jnz 1f\n"
233 " movl $1, %%eax\n"
234 "1:\n"
235 : "=a" (ret) : : "cx", "dx");
236 return ret;
237}
Simon Glassdd45a7a2019-12-06 21:41:51 -0700238#endif
Simon Glass16a624b2017-01-16 07:03:57 -0700239
240static bool has_cpuid(void)
241{
242 return flag_is_changeable_p(X86_EFLAGS_ID);
243}
244
245static bool has_mtrr(void)
246{
247 return cpuid_edx(0x00000001) & (1 << 12) ? true : false;
248}
249
Simon Glassdd45a7a2019-12-06 21:41:51 -0700250#ifndef CONFIG_TPL_BUILD
Simon Glass16a624b2017-01-16 07:03:57 -0700251static int build_vendor_name(char *vendor_name)
252{
253 struct cpuid_result result;
254 result = cpuid(0x00000000);
255 unsigned int *name_as_ints = (unsigned int *)vendor_name;
256
257 name_as_ints[0] = result.ebx;
258 name_as_ints[1] = result.edx;
259 name_as_ints[2] = result.ecx;
260
261 return result.eax;
262}
Simon Glassdd45a7a2019-12-06 21:41:51 -0700263#endif
Simon Glass16a624b2017-01-16 07:03:57 -0700264
Simon Glass5684fe12024-08-27 19:44:24 -0600265int x86_cpu_vendor_info(char *name)
266{
267 uint cpu_device;
268
269 cpu_device = 0;
270
271 /* gcc 7.3 does not want to drop x86_vendors, so use #ifdef */
272#ifndef CONFIG_TPL_BUILD
273 *name = '\0'; /* Unset */
274
275 /* Find the id and vendor_name */
276 if (!has_cpuid()) {
277 /* Its a 486 if we can modify the AC flag */
278 if (flag_is_changeable_p(X86_EFLAGS_AC))
279 cpu_device = 0x00000400; /* 486 */
280 else
281 cpu_device = 0x00000300; /* 386 */
282 if (cpu_device == 0x00000400 && test_cyrix_52div()) {
283 /* If we ever care we can enable cpuid here */
284 memcpy(name, "CyrixInstead", 13);
285
286 /* Detect NexGen with old hypercode */
287 } else if (deep_magic_nexgen_probe()) {
288 memcpy(name, "NexGenDriven", 13);
289 }
290 } else {
291 int cpuid_level;
292
293 cpuid_level = build_vendor_name(name);
294 name[12] = '\0';
295
296 /* Intel-defined flags: level 0x00000001 */
297 if (cpuid_level >= 0x00000001)
298 cpu_device = cpuid_eax(0x00000001);
299 else
300 /* Have CPUID level 0 only unheard of */
301 cpu_device = 0x00000400;
302 }
303#endif /* CONFIG_TPL_BUILD */
304
305 return cpu_device;
306}
307
Simon Glass16a624b2017-01-16 07:03:57 -0700308static void identify_cpu(struct cpu_device_id *cpu)
309{
Simon Glassdd45a7a2019-12-06 21:41:51 -0700310 cpu->device = 0; /* fix gcc 4.4.4 warning */
311
312 /*
313 * Do a quick and dirty check to save space - Intel and AMD only and
314 * just the vendor. This is enough for most TPL code.
315 */
Simon Glassd4dce4a2024-09-29 19:49:36 -0600316 if (xpl_phase() == PHASE_TPL) {
Simon Glassdd45a7a2019-12-06 21:41:51 -0700317 struct cpuid_result result;
318
319 result = cpuid(0x00000000);
320 switch (result.ecx >> 24) {
321 case 'l': /* GenuineIntel */
322 cpu->vendor = X86_VENDOR_INTEL;
323 break;
324 case 'D': /* AuthenticAMD */
325 cpu->vendor = X86_VENDOR_AMD;
326 break;
327 default:
328 cpu->vendor = X86_VENDOR_ANY;
329 break;
330 }
331 return;
332 }
333
Simon Glassdd45a7a2019-12-06 21:41:51 -0700334#ifndef CONFIG_TPL_BUILD
Simon Glass5684fe12024-08-27 19:44:24 -0600335 {
336 char vendor_name[16];
337 int i;
Simon Glass16a624b2017-01-16 07:03:57 -0700338
Simon Glass5684fe12024-08-27 19:44:24 -0600339 cpu->device = x86_cpu_vendor_info(vendor_name);
Simon Glass16a624b2017-01-16 07:03:57 -0700340
Simon Glass5684fe12024-08-27 19:44:24 -0600341 cpu->vendor = X86_VENDOR_UNKNOWN;
342 for (i = 0; i < ARRAY_SIZE(x86_vendors); i++) {
343 if (memcmp(vendor_name, x86_vendors[i].name, 12) == 0) {
344 cpu->vendor = x86_vendors[i].vendor;
345 break;
346 }
Simon Glass16a624b2017-01-16 07:03:57 -0700347 }
348 }
Simon Glassdd45a7a2019-12-06 21:41:51 -0700349#endif
Simon Glass16a624b2017-01-16 07:03:57 -0700350}
351
352static inline void get_fms(struct cpuinfo_x86 *c, uint32_t tfms)
353{
354 c->x86 = (tfms >> 8) & 0xf;
355 c->x86_model = (tfms >> 4) & 0xf;
356 c->x86_mask = tfms & 0xf;
357 if (c->x86 == 0xf)
358 c->x86 += (tfms >> 20) & 0xff;
359 if (c->x86 >= 0x6)
360 c->x86_model += ((tfms >> 16) & 0xF) << 4;
361}
362
363u32 cpu_get_family_model(void)
364{
365 return gd->arch.x86_device & 0x0fff0ff0;
366}
367
368u32 cpu_get_stepping(void)
369{
370 return gd->arch.x86_mask;
371}
372
Simon Glass05e12f72019-04-25 21:58:42 -0600373/* initialise FPU, reset EM, set MP and NE */
374static void setup_cpu_features(void)
Simon Glass16a624b2017-01-16 07:03:57 -0700375{
376 const u32 em_rst = ~X86_CR0_EM;
377 const u32 mp_ne_set = X86_CR0_MP | X86_CR0_NE;
378
Simon Glass05e12f72019-04-25 21:58:42 -0600379 asm ("fninit\n" \
380 "movl %%cr0, %%eax\n" \
381 "andl %0, %%eax\n" \
382 "orl %1, %%eax\n" \
383 "movl %%eax, %%cr0\n" \
384 : : "i" (em_rst), "i" (mp_ne_set) : "eax");
385}
Simon Glass16a624b2017-01-16 07:03:57 -0700386
Simon Glassc5c4ed62020-07-02 21:12:12 -0600387void cpu_reinit_fpu(void)
388{
389 asm ("fninit\n");
390}
391
Simon Glass05e12f72019-04-25 21:58:42 -0600392static void setup_identity(void)
393{
Simon Glass16a624b2017-01-16 07:03:57 -0700394 /* identify CPU via cpuid and store the decoded info into gd->arch */
395 if (has_cpuid()) {
396 struct cpu_device_id cpu;
397 struct cpuinfo_x86 c;
398
399 identify_cpu(&cpu);
400 get_fms(&c, cpu.device);
401 gd->arch.x86 = c.x86;
402 gd->arch.x86_vendor = cpu.vendor;
403 gd->arch.x86_model = c.x86_model;
404 gd->arch.x86_mask = c.x86_mask;
405 gd->arch.x86_device = cpu.device;
406
407 gd->arch.has_mtrr = has_mtrr();
408 }
Simon Glass05e12f72019-04-25 21:58:42 -0600409}
410
Simon Glass05e12f72019-04-25 21:58:42 -0600411static void setup_mtrr(void)
412{
413 u64 mtrr_cap;
Simon Glass16a624b2017-01-16 07:03:57 -0700414
415 /* Configure fixed range MTRRs for some legacy regions */
Simon Glassbccaa762021-06-27 17:51:01 -0600416 if (!gd->arch.has_mtrr || !ll_boot_init())
Simon Glass05e12f72019-04-25 21:58:42 -0600417 return;
Simon Glass16a624b2017-01-16 07:03:57 -0700418
Simon Glass05e12f72019-04-25 21:58:42 -0600419 mtrr_cap = native_read_msr(MTRR_CAP_MSR);
420 if (mtrr_cap & MTRR_CAP_FIX) {
421 /* Mark the VGA RAM area as uncacheable */
422 native_write_msr(MTRR_FIX_16K_A0000_MSR,
423 MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE),
424 MTRR_FIX_TYPE(MTRR_TYPE_UNCACHEABLE));
Simon Glass16a624b2017-01-16 07:03:57 -0700425
Simon Glass05e12f72019-04-25 21:58:42 -0600426 /*
427 * Mark the PCI ROM area as cacheable to improve ROM
428 * execution performance.
429 */
430 native_write_msr(MTRR_FIX_4K_C0000_MSR,
431 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
432 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
433 native_write_msr(MTRR_FIX_4K_C8000_MSR,
434 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
435 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
436 native_write_msr(MTRR_FIX_4K_D0000_MSR,
437 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
438 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
439 native_write_msr(MTRR_FIX_4K_D8000_MSR,
440 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK),
441 MTRR_FIX_TYPE(MTRR_TYPE_WRBACK));
Simon Glass16a624b2017-01-16 07:03:57 -0700442
Simon Glass05e12f72019-04-25 21:58:42 -0600443 /* Enable the fixed range MTRRs */
444 msr_setbits_64(MTRR_DEF_TYPE_MSR, MTRR_DEF_TYPE_FIX_EN);
Simon Glass16a624b2017-01-16 07:03:57 -0700445 }
Simon Glass05e12f72019-04-25 21:58:42 -0600446}
Simon Glass16a624b2017-01-16 07:03:57 -0700447
Simon Glassdc444672019-10-20 21:37:54 -0600448int x86_cpu_init_tpl(void)
449{
450 setup_cpu_features();
451 setup_identity();
452
453 return 0;
454}
455
Simon Glass05e12f72019-04-25 21:58:42 -0600456int x86_cpu_init_f(void)
457{
458 if (ll_boot_init())
459 setup_cpu_features();
460 setup_identity();
461 setup_mtrr();
Simon Glass05e12f72019-04-25 21:58:42 -0600462
Simon Glass16a624b2017-01-16 07:03:57 -0700463 /* Set up the i8254 timer if required */
Simon Glass05e12f72019-04-25 21:58:42 -0600464 if (IS_ENABLED(CONFIG_I8254_TIMER))
465 i8254_init();
466
467 return 0;
468}
469
470int x86_cpu_reinit_f(void)
471{
Simon Glassfb8736d2020-07-16 21:22:34 -0600472 long addr;
473
Simon Glass05e12f72019-04-25 21:58:42 -0600474 setup_identity();
Simon Glassfb8736d2020-07-16 21:22:34 -0600475 addr = locate_coreboot_table();
476 if (addr >= 0) {
477 gd->arch.coreboot_table = addr;
Simon Glass6bd98e02020-04-26 09:12:59 -0600478 gd->flags |= GD_FLG_SKIP_LL_INIT;
Simon Glassfb8736d2020-07-16 21:22:34 -0600479 }
Simon Glass16a624b2017-01-16 07:03:57 -0700480
481 return 0;
482}
483
Simon Glass3ebdefc2024-08-27 19:44:25 -0600484void x86_get_identity_for_timer(void)
485{
486 setup_identity();
487}
488
Simon Glass16a624b2017-01-16 07:03:57 -0700489void x86_enable_caches(void)
490{
491 unsigned long cr0;
492
493 cr0 = read_cr0();
494 cr0 &= ~(X86_CR0_NW | X86_CR0_CD);
495 write_cr0(cr0);
496 wbinvd();
497}
498void enable_caches(void) __attribute__((weak, alias("x86_enable_caches")));
499
500void x86_disable_caches(void)
501{
502 unsigned long cr0;
503
504 cr0 = read_cr0();
505 cr0 |= X86_CR0_NW | X86_CR0_CD;
506 wbinvd();
507 write_cr0(cr0);
508 wbinvd();
509}
510void disable_caches(void) __attribute__((weak, alias("x86_disable_caches")));
511
512int dcache_status(void)
513{
514 return !(read_cr0() & X86_CR0_CD);
515}
516
517void cpu_enable_paging_pae(ulong cr3)
518{
519 __asm__ __volatile__(
520 /* Load the page table address */
521 "movl %0, %%cr3\n"
522 /* Enable pae */
523 "movl %%cr4, %%eax\n"
524 "orl $0x00000020, %%eax\n"
525 "movl %%eax, %%cr4\n"
526 /* Enable paging */
527 "movl %%cr0, %%eax\n"
528 "orl $0x80000000, %%eax\n"
529 "movl %%eax, %%cr0\n"
530 :
531 : "r" (cr3)
532 : "eax");
533}
534
535void cpu_disable_paging_pae(void)
536{
537 /* Turn off paging */
538 __asm__ __volatile__ (
539 /* Disable paging */
540 "movl %%cr0, %%eax\n"
541 "andl $0x7fffffff, %%eax\n"
542 "movl %%eax, %%cr0\n"
543 /* Disable pae */
544 "movl %%cr4, %%eax\n"
545 "andl $0xffffffdf, %%eax\n"
546 "movl %%eax, %%cr4\n"
547 :
548 :
549 : "eax");
550}
551
552static bool can_detect_long_mode(void)
553{
554 return cpuid_eax(0x80000000) > 0x80000000UL;
555}
556
557static bool has_long_mode(void)
558{
559 return cpuid_edx(0x80000001) & (1 << 29) ? true : false;
560}
561
562int cpu_has_64bit(void)
563{
564 return has_cpuid() && can_detect_long_mode() &&
565 has_long_mode();
566}
567
Simon Glass134826f2023-05-04 16:50:59 -0600568/* Base address for page tables used for 64-bit mode */
Bin Meng6aac2ca2019-01-31 08:22:12 -0800569#define PAGETABLE_BASE 0x80000
Simon Glass16a624b2017-01-16 07:03:57 -0700570#define PAGETABLE_SIZE (6 * 4096)
571
Simon Glass28dc4f82025-03-15 14:25:32 +0000572#define _PRES BIT(0) /* present */
573#define _RW BIT(1) /* write allowed */
574#define _US BIT(2) /* user-access allowed */
575#define _A BIT(5) /* has been accessed */
Simon Glassd2b2a2b2025-03-15 14:25:40 +0000576#define _DT BIT(6) /* has been written to */
Simon Glass28dc4f82025-03-15 14:25:32 +0000577#define _PS BIT(7) /* indicates 2MB page size here */
578
Simon Glass16a624b2017-01-16 07:03:57 -0700579/**
580 * build_pagetable() - build a flat 4GiB page table structure for 64-bti mode
581 *
582 * @pgtable: Pointer to a 24iKB block of memory
583 */
584static void build_pagetable(uint32_t *pgtable)
585{
586 uint i;
587
588 memset(pgtable, '\0', PAGETABLE_SIZE);
589
590 /* Level 4 needs a single entry */
Simon Glass28dc4f82025-03-15 14:25:32 +0000591 pgtable[0] = (ulong)&pgtable[1024] + _PRES + _RW + _US + _A;
Simon Glass16a624b2017-01-16 07:03:57 -0700592
593 /* Level 3 has one 64-bit entry for each GiB of memory */
594 for (i = 0; i < 4; i++)
Simon Glass28dc4f82025-03-15 14:25:32 +0000595 pgtable[1024 + i * 2] = (ulong)&pgtable[2048] + 0x1000 * i +
596 _PRES + _RW + _US + _A;
Simon Glass16a624b2017-01-16 07:03:57 -0700597
598 /* Level 2 has 2048 64-bit entries, each repesenting 2MiB */
599 for (i = 0; i < 2048; i++)
Simon Glassd2b2a2b2025-03-15 14:25:40 +0000600 pgtable[2048 + i * 2] = _PRES + _RW + _US + _PS + _A + _DT +
Simon Glass28dc4f82025-03-15 14:25:32 +0000601 (i << 21UL);
Simon Glass16a624b2017-01-16 07:03:57 -0700602}
603
604int cpu_jump_to_64bit(ulong setup_base, ulong target)
605{
606 uint32_t *pgtable;
607
608 pgtable = memalign(4096, PAGETABLE_SIZE);
609 if (!pgtable)
610 return -ENOMEM;
611
612 build_pagetable(pgtable);
613 cpu_call64((ulong)pgtable, setup_base, target);
614 free(pgtable);
615
616 return -EFAULT;
617}
618
Simon Glass1e32ede2017-01-16 07:04:15 -0700619/*
Simon Glass134826f2023-05-04 16:50:59 -0600620 * cpu_jump_to_64bit_uboot() - Jump from SPL to U-Boot
Simon Glass1e32ede2017-01-16 07:04:15 -0700621 *
Simon Glass134826f2023-05-04 16:50:59 -0600622 * It works by setting up page tables and calling the code to enter 64-bit long
623 * mode
Simon Glass1e32ede2017-01-16 07:04:15 -0700624 */
625int cpu_jump_to_64bit_uboot(ulong target)
626{
Simon Glass1e32ede2017-01-16 07:04:15 -0700627 uint32_t *pgtable;
Simon Glass1e32ede2017-01-16 07:04:15 -0700628
Bin Meng6aac2ca2019-01-31 08:22:12 -0800629 pgtable = (uint32_t *)PAGETABLE_BASE;
Simon Glass1e32ede2017-01-16 07:04:15 -0700630 build_pagetable(pgtable);
631
Simon Glass1e32ede2017-01-16 07:04:15 -0700632 /* Jump to U-Boot */
Simon Glass134826f2023-05-04 16:50:59 -0600633 cpu_call64(PAGETABLE_BASE, 0, (ulong)target);
Simon Glass1e32ede2017-01-16 07:04:15 -0700634
635 return -EFAULT;
636}
637
Simon Glass16a624b2017-01-16 07:03:57 -0700638int x86_mp_init(void)
639{
Simon Glasse40633d2020-07-17 08:48:08 -0600640 int ret;
Simon Glass16a624b2017-01-16 07:03:57 -0700641
Simon Glasse40633d2020-07-17 08:48:08 -0600642 ret = mp_init();
643 if (ret) {
Simon Glass16a624b2017-01-16 07:03:57 -0700644 printf("Warning: MP init failure\n");
Simon Glasse40633d2020-07-17 08:48:08 -0600645 return log_ret(ret);
Simon Glass16a624b2017-01-16 07:03:57 -0700646 }
647
648 return 0;
649}