blob: 3c204501f7099dd3807bc1ffab4b834568c12935 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Simon Glass932bc4a2015-08-30 16:55:28 -06002/*
3 * (C) Copyright 2015 Google, Inc
Simon Glass932bc4a2015-08-30 16:55:28 -06004 */
5
6#ifndef _ASM_ARCH_CLOCK_H
7#define _ASM_ARCH_CLOCK_H
8
Tom Rinidec7ea02024-05-20 13:35:03 -06009#include <linux/types.h>
10
Simon Glass3ba929a2020-10-30 21:38:53 -060011struct udevice;
12
Simon Glass932bc4a2015-08-30 16:55:28 -060013/* define pll mode */
14#define RKCLK_PLL_MODE_SLOW 0
15#define RKCLK_PLL_MODE_NORMAL 1
Elaine Zhanga8a2ca82019-10-25 09:42:17 +080016#define RKCLK_PLL_MODE_DEEP 2
Simon Glass932bc4a2015-08-30 16:55:28 -060017
Joseph Chen72c11232025-04-07 22:46:49 +000018/*
19 * PLL flags
20 */
21#define ROCKCHIP_PLL_SYNC_RATE BIT(0)
22/* normal mode only. now only for pll_rk3036, pll_rk3328 type */
23#define ROCKCHIP_PLL_FIXED_MODE BIT(1)
24
Simon Glass932bc4a2015-08-30 16:55:28 -060025enum {
26 ROCKCHIP_SYSCON_NOC,
27 ROCKCHIP_SYSCON_GRF,
28 ROCKCHIP_SYSCON_SGRF,
29 ROCKCHIP_SYSCON_PMU,
Kever Yange3eba162016-08-16 17:58:10 +080030 ROCKCHIP_SYSCON_PMUGRF,
Kever Yang62d01dc2017-02-13 17:38:59 +080031 ROCKCHIP_SYSCON_PMUSGRF,
32 ROCKCHIP_SYSCON_CIC,
Kever Yang57d4dbf2017-06-23 17:17:52 +080033 ROCKCHIP_SYSCON_MSCH,
Jagan Teki7d1bf8d2023-01-30 20:27:37 +053034 ROCKCHIP_SYSCON_USBGRF,
35 ROCKCHIP_SYSCON_PCIE30_PHY_GRF,
36 ROCKCHIP_SYSCON_PHP_GRF,
37 ROCKCHIP_SYSCON_PIPE_PHY0_GRF,
38 ROCKCHIP_SYSCON_PIPE_PHY1_GRF,
39 ROCKCHIP_SYSCON_PIPE_PHY2_GRF,
40 ROCKCHIP_SYSCON_VOP_GRF,
41 ROCKCHIP_SYSCON_VO_GRF,
Simon Glass932bc4a2015-08-30 16:55:28 -060042};
43
44/* Standard Rockchip clock numbers */
45enum rk_clk_id {
46 CLK_OSC,
47 CLK_ARM,
48 CLK_DDR,
49 CLK_CODEC,
50 CLK_GENERAL,
51 CLK_NEW,
52
53 CLK_COUNT,
54};
55
Elaine Zhanga8a2ca82019-10-25 09:42:17 +080056#define PLL(_type, _id, _con, _mode, _mshift, \
57 _lshift, _pflags, _rtable) \
58 { \
59 .id = _id, \
60 .type = _type, \
61 .con_offset = _con, \
62 .mode_offset = _mode, \
63 .mode_shift = _mshift, \
64 .lock_shift = _lshift, \
65 .pll_flags = _pflags, \
66 .rate_table = _rtable, \
67 }
68
69#define RK3036_PLL_RATE(_rate, _refdiv, _fbdiv, _postdiv1, \
70 _postdiv2, _dsmpd, _frac) \
71{ \
72 .rate = _rate##U, \
73 .fbdiv = _fbdiv, \
74 .postdiv1 = _postdiv1, \
75 .refdiv = _refdiv, \
76 .postdiv2 = _postdiv2, \
77 .dsmpd = _dsmpd, \
78 .frac = _frac, \
79}
80
Jagan Teki7d1bf8d2023-01-30 20:27:37 +053081#define RK3588_PLL_RATE(_rate, _p, _m, _s, _k) \
82{ \
83 .rate = _rate##U, \
84 .p = _p, \
85 .m = _m, \
86 .s = _s, \
87 .k = _k, \
88}
89
Elaine Zhanga8a2ca82019-10-25 09:42:17 +080090struct rockchip_pll_rate_table {
91 unsigned long rate;
92 unsigned int nr;
93 unsigned int nf;
94 unsigned int no;
95 unsigned int nb;
96 /* for RK3036/RK3399 */
97 unsigned int fbdiv;
98 unsigned int postdiv1;
99 unsigned int refdiv;
100 unsigned int postdiv2;
101 unsigned int dsmpd;
102 unsigned int frac;
Jagan Teki7d1bf8d2023-01-30 20:27:37 +0530103 /* for RK3588 */
104 unsigned int m;
105 unsigned int p;
106 unsigned int s;
107 unsigned int k;
Elaine Zhanga8a2ca82019-10-25 09:42:17 +0800108};
109
110enum rockchip_pll_type {
111 pll_rk3036,
112 pll_rk3066,
113 pll_rk3328,
114 pll_rk3366,
115 pll_rk3399,
Jagan Teki7d1bf8d2023-01-30 20:27:37 +0530116 pll_rk3588,
Elaine Zhanga8a2ca82019-10-25 09:42:17 +0800117};
118
119struct rockchip_pll_clock {
120 unsigned int id;
121 unsigned int con_offset;
122 unsigned int mode_offset;
123 unsigned int mode_shift;
124 unsigned int lock_shift;
125 enum rockchip_pll_type type;
126 unsigned int pll_flags;
127 struct rockchip_pll_rate_table *rate_table;
128 unsigned int mode_mask;
129};
130
131struct rockchip_cpu_rate_table {
132 unsigned long rate;
133 unsigned int aclk_div;
134 unsigned int pclk_div;
135};
136
137int rockchip_pll_set_rate(struct rockchip_pll_clock *pll,
138 void __iomem *base, ulong clk_id,
139 ulong drate);
140ulong rockchip_pll_get_rate(struct rockchip_pll_clock *pll,
141 void __iomem *base, ulong clk_id);
142const struct rockchip_cpu_rate_table *
143rockchip_get_cpu_settings(struct rockchip_cpu_rate_table *cpu_table,
144 ulong rate);
145
Simon Glass932bc4a2015-08-30 16:55:28 -0600146static inline int rk_pll_id(enum rk_clk_id clk_id)
147{
148 return clk_id - 1;
149}
150
Kever Yang536dea82017-11-03 15:16:12 +0800151struct sysreset_reg {
152 unsigned int glb_srst_fst_value;
153 unsigned int glb_srst_snd_value;
154};
155
Simon Glass932bc4a2015-08-30 16:55:28 -0600156/**
Simon Glassd1c13772015-09-01 19:19:37 -0600157 * clk_get_divisor() - Calculate the required clock divisior
158 *
159 * Given an input rate and a required output_rate, calculate the Rockchip
160 * divisor needed to achieve this.
161 *
162 * @input_rate: Input clock rate in Hz
163 * @output_rate: Output clock rate in Hz
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100164 * Return: divisor register value to use
Simon Glassd1c13772015-09-01 19:19:37 -0600165 */
166static inline u32 clk_get_divisor(ulong input_rate, uint output_rate)
167{
168 uint clk_div;
169
170 clk_div = input_rate / output_rate;
171 clk_div = (clk_div + 1) & 0xfffe;
172
173 return clk_div;
174}
175
176/**
Simon Glass932bc4a2015-08-30 16:55:28 -0600177 * rockchip_get_cru() - get a pointer to the clock/reset unit registers
178 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100179 * Return: pointer to registers, or -ve error on error
Simon Glass932bc4a2015-08-30 16:55:28 -0600180 */
181void *rockchip_get_cru(void);
182
Kever Yange1980532017-02-13 17:38:56 +0800183/**
184 * rockchip_get_pmucru() - get a pointer to the clock/reset unit registers
185 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100186 * Return: pointer to registers, or -ve error on error
Kever Yange1980532017-02-13 17:38:56 +0800187 */
188void *rockchip_get_pmucru(void);
189
Jagan Teki783acfd2020-01-09 14:22:17 +0530190struct rockchip_cru;
Simon Glass94906e42016-01-21 19:45:17 -0700191struct rk3288_grf;
192
Jagan Teki783acfd2020-01-09 14:22:17 +0530193void rk3288_clk_configure_cpu(struct rockchip_cru *cru, struct rk3288_grf *grf);
Simon Glass94906e42016-01-21 19:45:17 -0700194
Simon Glass156b9602016-07-17 15:23:16 -0600195int rockchip_get_clk(struct udevice **devp);
196
Elaine Zhang432976f2017-12-19 18:22:38 +0800197/*
198 * rockchip_reset_bind() - Bind soft reset device as child of clock device
199 *
200 * @pdev: clock udevice
201 * @reg_offset: the first offset in cru for softreset registers
202 * @reg_number: the reg numbers of softreset registers
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100203 * Return: 0 success, or error value
Elaine Zhang432976f2017-12-19 18:22:38 +0800204 */
205int rockchip_reset_bind(struct udevice *pdev, u32 reg_offset, u32 reg_number);
Eugen Hristev2f550822023-05-15 13:55:04 +0300206/*
207 * rockchip_reset_bind_lut() - Bind soft reset device as child of clock device
208 * using a dedicated SoC lookup table
209 * @pdev: clock udevice
210 * @lookup_table: register lookup_table dedicated to SoC
211 * @reg_offset: the first offset in cru for softreset registers
212 * @reg_number: the reg numbers of softreset registers
213 * Return: 0 success, or error value
214 */
215int rockchip_reset_bind_lut(struct udevice *pdev, const int *lookup_table,
216 u32 reg_offset, u32 reg_number);
217/*
Joseph Chen72c11232025-04-07 22:46:49 +0000218 * rk3528_reset_bind_lut() - Bind soft reset device as child of clock device
219 * using dedicated RK3528 lookup table
220 *
221 * @pdev: clock udevice
222 * @reg_offset: the first offset in cru for softreset registers
223 * @reg_number: the reg numbers of softreset registers
224 * Return: 0 success, or error value
225 */
226int rk3528_reset_bind_lut(struct udevice *pdev, u32 reg_offset, u32 reg_number);
227/*
Elaine Zhangf8bf0e92025-04-15 23:51:19 +0200228 * rk3576_reset_bind_lut() - Bind soft reset device as child of clock device
229 * using dedicated RK3576 lookup table
230 *
231 * @pdev: clock udevice
232 * @reg_offset: the first offset in cru for softreset registers
233 * @reg_number: the reg numbers of softreset registers
234 * Return: 0 success, or error value
235 */
236int rk3576_reset_bind_lut(struct udevice *pdev, u32 reg_offset, u32 reg_number);
237/*
Eugen Hristev2f550822023-05-15 13:55:04 +0300238 * rk3588_reset_bind_lut() - Bind soft reset device as child of clock device
239 * using dedicated RK3588 lookup table
240 *
241 * @pdev: clock udevice
242 * @reg_offset: the first offset in cru for softreset registers
243 * @reg_number: the reg numbers of softreset registers
244 * Return: 0 success, or error value
245 */
246int rk3588_reset_bind_lut(struct udevice *pdev, u32 reg_offset, u32 reg_number);
Elaine Zhang432976f2017-12-19 18:22:38 +0800247
Simon Glass932bc4a2015-08-30 16:55:28 -0600248#endif