Simon Glass | 0c24f37 | 2014-09-04 16:27:35 -0600 | [diff] [blame] | 1 | #include <dt-bindings/clock/tegra30-car.h> |
Simon Glass | 9d3eefd | 2014-06-11 23:29:52 -0600 | [diff] [blame] | 2 | #include <dt-bindings/gpio/tegra-gpio.h> |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 3 | #include <dt-bindings/memory/tegra30-mc.h> |
| 4 | #include <dt-bindings/pinctrl/pinctrl-tegra.h> |
Simon Glass | 9d3eefd | 2014-06-11 23:29:52 -0600 | [diff] [blame] | 5 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
| 6 | |
Tom Warren | f623615 | 2013-02-21 12:31:27 +0000 | [diff] [blame] | 7 | #include "skeleton.dtsi" |
Tom Warren | aa35e1e | 2012-12-11 13:34:16 +0000 | [diff] [blame] | 8 | |
| 9 | / { |
| 10 | compatible = "nvidia,tegra30"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 11 | interrupt-parent = <&lic>; |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 12 | |
Thierry Reding | 2afec17 | 2019-04-15 11:32:37 +0200 | [diff] [blame] | 13 | pcie@3000 { |
Thierry Reding | 8435f06 | 2014-12-09 22:25:16 -0700 | [diff] [blame] | 14 | compatible = "nvidia,tegra30-pcie"; |
| 15 | device_type = "pci"; |
| 16 | reg = <0x00003000 0x00000800 /* PADS registers */ |
| 17 | 0x00003800 0x00000200 /* AFI registers */ |
| 18 | 0x10000000 0x10000000>; /* configuration space */ |
| 19 | reg-names = "pads", "afi", "cs"; |
| 20 | interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */ |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 21 | GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ |
Thierry Reding | 8435f06 | 2014-12-09 22:25:16 -0700 | [diff] [blame] | 22 | interrupt-names = "intr", "msi"; |
| 23 | |
| 24 | #interrupt-cells = <1>; |
| 25 | interrupt-map-mask = <0 0 0 0>; |
| 26 | interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; |
| 27 | |
| 28 | bus-range = <0x00 0xff>; |
| 29 | #address-cells = <3>; |
| 30 | #size-cells = <2>; |
| 31 | |
| 32 | ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000 /* port 0 configuration space */ |
| 33 | 0x82000000 0 0x00001000 0x00001000 0 0x00001000 /* port 1 configuration space */ |
| 34 | 0x82000000 0 0x00004000 0x00004000 0 0x00001000 /* port 2 configuration space */ |
| 35 | 0x81000000 0 0 0x02000000 0 0x00010000 /* downstream I/O */ |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 36 | 0x82000000 0 0x20000000 0x20000000 0 0x08000000 /* non-prefetchable memory */ |
| 37 | 0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */ |
Thierry Reding | 8435f06 | 2014-12-09 22:25:16 -0700 | [diff] [blame] | 38 | |
| 39 | clocks = <&tegra_car TEGRA30_CLK_PCIE>, |
| 40 | <&tegra_car TEGRA30_CLK_AFI>, |
Thierry Reding | 8435f06 | 2014-12-09 22:25:16 -0700 | [diff] [blame] | 41 | <&tegra_car TEGRA30_CLK_PLL_E>, |
| 42 | <&tegra_car TEGRA30_CLK_CML0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 43 | clock-names = "pex", "afi", "pll_e", "cml"; |
| 44 | resets = <&tegra_car 70>, |
| 45 | <&tegra_car 72>, |
| 46 | <&tegra_car 74>; |
| 47 | reset-names = "pex", "afi", "pcie_x"; |
Thierry Reding | 8435f06 | 2014-12-09 22:25:16 -0700 | [diff] [blame] | 48 | status = "disabled"; |
| 49 | |
| 50 | pci@1,0 { |
| 51 | device_type = "pci"; |
| 52 | assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>; |
| 53 | reg = <0x000800 0 0 0 0>; |
| 54 | status = "disabled"; |
| 55 | |
| 56 | #address-cells = <3>; |
| 57 | #size-cells = <2>; |
| 58 | ranges; |
| 59 | |
| 60 | nvidia,num-lanes = <2>; |
| 61 | }; |
| 62 | |
| 63 | pci@2,0 { |
| 64 | device_type = "pci"; |
| 65 | assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>; |
| 66 | reg = <0x001000 0 0 0 0>; |
| 67 | status = "disabled"; |
| 68 | |
| 69 | #address-cells = <3>; |
| 70 | #size-cells = <2>; |
| 71 | ranges; |
| 72 | |
| 73 | nvidia,num-lanes = <2>; |
| 74 | }; |
| 75 | |
| 76 | pci@3,0 { |
| 77 | device_type = "pci"; |
| 78 | assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>; |
| 79 | reg = <0x001800 0 0 0 0>; |
| 80 | status = "disabled"; |
| 81 | |
| 82 | #address-cells = <3>; |
| 83 | #size-cells = <2>; |
| 84 | ranges; |
| 85 | |
| 86 | nvidia,num-lanes = <2>; |
| 87 | }; |
| 88 | }; |
| 89 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 90 | host1x@50000000 { |
| 91 | compatible = "nvidia,tegra30-host1x", "simple-bus"; |
| 92 | reg = <0x50000000 0x00024000>; |
| 93 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ |
| 94 | <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ |
| 95 | clocks = <&tegra_car TEGRA30_CLK_HOST1X>; |
| 96 | resets = <&tegra_car 28>; |
| 97 | reset-names = "host1x"; |
| 98 | |
| 99 | #address-cells = <1>; |
| 100 | #size-cells = <1>; |
| 101 | |
| 102 | ranges = <0x54000000 0x54000000 0x04000000>; |
| 103 | |
| 104 | mpe@54040000 { |
| 105 | compatible = "nvidia,tegra30-mpe"; |
| 106 | reg = <0x54040000 0x00040000>; |
| 107 | interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; |
| 108 | clocks = <&tegra_car TEGRA30_CLK_MPE>; |
| 109 | resets = <&tegra_car 60>; |
| 110 | reset-names = "mpe"; |
| 111 | }; |
| 112 | |
| 113 | vi@54080000 { |
| 114 | compatible = "nvidia,tegra30-vi"; |
| 115 | reg = <0x54080000 0x00040000>; |
| 116 | interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; |
| 117 | clocks = <&tegra_car TEGRA30_CLK_VI>; |
| 118 | resets = <&tegra_car 20>; |
| 119 | reset-names = "vi"; |
| 120 | }; |
| 121 | |
| 122 | epp@540c0000 { |
| 123 | compatible = "nvidia,tegra30-epp"; |
| 124 | reg = <0x540c0000 0x00040000>; |
| 125 | interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; |
| 126 | clocks = <&tegra_car TEGRA30_CLK_EPP>; |
| 127 | resets = <&tegra_car 19>; |
| 128 | reset-names = "epp"; |
| 129 | }; |
| 130 | |
| 131 | isp@54100000 { |
| 132 | compatible = "nvidia,tegra30-isp"; |
| 133 | reg = <0x54100000 0x00040000>; |
| 134 | interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; |
| 135 | clocks = <&tegra_car TEGRA30_CLK_ISP>; |
| 136 | resets = <&tegra_car 23>; |
| 137 | reset-names = "isp"; |
| 138 | }; |
| 139 | |
| 140 | gr2d@54140000 { |
| 141 | compatible = "nvidia,tegra30-gr2d"; |
| 142 | reg = <0x54140000 0x00040000>; |
| 143 | interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; |
| 144 | clocks = <&tegra_car TEGRA30_CLK_GR2D>; |
| 145 | resets = <&tegra_car 21>; |
| 146 | reset-names = "2d"; |
| 147 | }; |
| 148 | |
| 149 | gr3d@54180000 { |
| 150 | compatible = "nvidia,tegra30-gr3d"; |
| 151 | reg = <0x54180000 0x00040000>; |
| 152 | clocks = <&tegra_car TEGRA30_CLK_GR3D |
| 153 | &tegra_car TEGRA30_CLK_GR3D2>; |
| 154 | clock-names = "3d", "3d2"; |
| 155 | resets = <&tegra_car 24>, |
| 156 | <&tegra_car 98>; |
| 157 | reset-names = "3d", "3d2"; |
| 158 | }; |
| 159 | |
| 160 | dc@54200000 { |
Svyatoslav Ryhel | 9d53a7b | 2024-01-23 19:16:16 +0200 | [diff] [blame] | 161 | compatible = "nvidia,tegra30-dc"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 162 | reg = <0x54200000 0x00040000>; |
| 163 | interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; |
| 164 | clocks = <&tegra_car TEGRA30_CLK_DISP1>, |
| 165 | <&tegra_car TEGRA30_CLK_PLL_P>; |
| 166 | clock-names = "dc", "parent"; |
| 167 | resets = <&tegra_car 27>; |
| 168 | reset-names = "dc"; |
| 169 | |
| 170 | iommus = <&mc TEGRA_SWGROUP_DC>; |
| 171 | |
| 172 | nvidia,head = <0>; |
| 173 | |
| 174 | rgb { |
| 175 | status = "disabled"; |
| 176 | }; |
| 177 | }; |
| 178 | |
| 179 | dc@54240000 { |
| 180 | compatible = "nvidia,tegra30-dc"; |
| 181 | reg = <0x54240000 0x00040000>; |
| 182 | interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; |
| 183 | clocks = <&tegra_car TEGRA30_CLK_DISP2>, |
| 184 | <&tegra_car TEGRA30_CLK_PLL_P>; |
| 185 | clock-names = "dc", "parent"; |
| 186 | resets = <&tegra_car 26>; |
| 187 | reset-names = "dc"; |
| 188 | |
| 189 | iommus = <&mc TEGRA_SWGROUP_DCB>; |
| 190 | |
| 191 | nvidia,head = <1>; |
| 192 | |
| 193 | rgb { |
| 194 | status = "disabled"; |
| 195 | }; |
| 196 | }; |
| 197 | |
| 198 | hdmi@54280000 { |
| 199 | compatible = "nvidia,tegra30-hdmi"; |
| 200 | reg = <0x54280000 0x00040000>; |
| 201 | interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; |
| 202 | clocks = <&tegra_car TEGRA30_CLK_HDMI>, |
| 203 | <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>; |
| 204 | clock-names = "hdmi", "parent"; |
| 205 | resets = <&tegra_car 51>; |
| 206 | reset-names = "hdmi"; |
| 207 | status = "disabled"; |
| 208 | }; |
| 209 | |
| 210 | tvo@542c0000 { |
| 211 | compatible = "nvidia,tegra30-tvo"; |
| 212 | reg = <0x542c0000 0x00040000>; |
| 213 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
| 214 | clocks = <&tegra_car TEGRA30_CLK_TVO>; |
| 215 | status = "disabled"; |
| 216 | }; |
| 217 | |
| 218 | dsi@54300000 { |
| 219 | compatible = "nvidia,tegra30-dsi"; |
| 220 | reg = <0x54300000 0x00040000>; |
Svyatoslav Ryhel | 1b3c210 | 2024-11-24 14:27:17 +0200 | [diff] [blame] | 221 | clocks = <&tegra_car TEGRA30_CLK_DSIA>, |
| 222 | <&tegra_car TEGRA30_CLK_PLL_D_OUT0>; |
| 223 | clock-names = "dsi", "parent"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 224 | resets = <&tegra_car 48>; |
| 225 | reset-names = "dsi"; |
| 226 | status = "disabled"; |
Svyatoslav Ryhel | 1b3c210 | 2024-11-24 14:27:17 +0200 | [diff] [blame] | 227 | |
| 228 | #address-cells = <1>; |
| 229 | #size-cells = <0>; |
| 230 | }; |
| 231 | |
| 232 | dsi@54400000 { |
| 233 | compatible = "nvidia,tegra30-dsi"; |
| 234 | reg = <0x54400000 0x00040000>; |
| 235 | clocks = <&tegra_car TEGRA30_CLK_DSIB>, |
| 236 | <&tegra_car TEGRA30_CLK_PLL_D_OUT0>; |
| 237 | clock-names = "dsi", "parent"; |
| 238 | resets = <&tegra_car 84>; |
| 239 | reset-names = "dsi"; |
| 240 | status = "disabled"; |
| 241 | |
| 242 | #address-cells = <1>; |
| 243 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 244 | }; |
| 245 | }; |
| 246 | |
| 247 | timer@50040600 { |
| 248 | compatible = "arm,cortex-a9-twd-timer"; |
| 249 | reg = <0x50040600 0x20>; |
| 250 | interrupt-parent = <&intc>; |
| 251 | interrupts = <GIC_PPI 13 |
| 252 | (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>; |
| 253 | clocks = <&tegra_car TEGRA30_CLK_TWD>; |
| 254 | }; |
| 255 | |
| 256 | intc: interrupt-controller@50041000 { |
| 257 | compatible = "arm,cortex-a9-gic"; |
| 258 | reg = <0x50041000 0x1000 |
| 259 | 0x50040100 0x0100>; |
| 260 | interrupt-controller; |
| 261 | #interrupt-cells = <3>; |
| 262 | interrupt-parent = <&intc>; |
| 263 | }; |
| 264 | |
| 265 | cache-controller@50043000 { |
| 266 | compatible = "arm,pl310-cache"; |
| 267 | reg = <0x50043000 0x1000>; |
| 268 | arm,data-latency = <6 6 2>; |
| 269 | arm,tag-latency = <5 5 2>; |
| 270 | cache-unified; |
| 271 | cache-level = <2>; |
| 272 | }; |
| 273 | |
| 274 | lic: interrupt-controller@60004000 { |
| 275 | compatible = "nvidia,tegra30-ictlr"; |
| 276 | reg = <0x60004000 0x100>, |
| 277 | <0x60004100 0x50>, |
| 278 | <0x60004200 0x50>, |
| 279 | <0x60004300 0x50>, |
| 280 | <0x60004400 0x50>; |
| 281 | interrupt-controller; |
| 282 | #interrupt-cells = <3>; |
| 283 | interrupt-parent = <&intc>; |
| 284 | }; |
| 285 | |
| 286 | timer@60005000 { |
| 287 | compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer"; |
| 288 | reg = <0x60005000 0x400>; |
| 289 | interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, |
| 290 | <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, |
| 291 | <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, |
| 292 | <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, |
| 293 | <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, |
| 294 | <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; |
| 295 | clocks = <&tegra_car TEGRA30_CLK_TIMER>; |
| 296 | }; |
| 297 | |
| 298 | tegra_car: clock@60006000 { |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 299 | compatible = "nvidia,tegra30-car"; |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 300 | reg = <0x60006000 0x1000>; |
| 301 | #clock-cells = <1>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 302 | #reset-cells = <1>; |
| 303 | }; |
| 304 | |
| 305 | flow-controller@60007000 { |
| 306 | compatible = "nvidia,tegra30-flowctrl"; |
| 307 | reg = <0x60007000 0x1000>; |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 308 | }; |
| 309 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 310 | apbdma: dma@6000a000 { |
Allen Martin | 3eded04 | 2013-01-11 23:07:04 +0000 | [diff] [blame] | 311 | compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma"; |
| 312 | reg = <0x6000a000 0x1400>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 313 | interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, |
| 314 | <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, |
| 315 | <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, |
| 316 | <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, |
| 317 | <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, |
| 318 | <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, |
| 319 | <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, |
| 320 | <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, |
| 321 | <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, |
| 322 | <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, |
| 323 | <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, |
| 324 | <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, |
| 325 | <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, |
| 326 | <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, |
| 327 | <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, |
| 328 | <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, |
| 329 | <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, |
| 330 | <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, |
| 331 | <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, |
| 332 | <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, |
| 333 | <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, |
| 334 | <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, |
| 335 | <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, |
| 336 | <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, |
| 337 | <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, |
| 338 | <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, |
| 339 | <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, |
| 340 | <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, |
| 341 | <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, |
| 342 | <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, |
| 343 | <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, |
| 344 | <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; |
| 345 | clocks = <&tegra_car TEGRA30_CLK_APBDMA>; |
| 346 | resets = <&tegra_car 34>; |
| 347 | reset-names = "dma"; |
| 348 | #dma-cells = <1>; |
Allen Martin | 3eded04 | 2013-01-11 23:07:04 +0000 | [diff] [blame] | 349 | }; |
| 350 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 351 | ahb: ahb@6000c000 { |
| 352 | compatible = "nvidia,tegra30-ahb"; |
| 353 | reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */ |
| 354 | }; |
| 355 | |
Simon Glass | 9d3eefd | 2014-06-11 23:29:52 -0600 | [diff] [blame] | 356 | gpio: gpio@6000d000 { |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 357 | compatible = "nvidia,tegra30-gpio"; |
| 358 | reg = <0x6000d000 0x1000>; |
Simon Glass | 9d3eefd | 2014-06-11 23:29:52 -0600 | [diff] [blame] | 359 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, |
| 360 | <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, |
| 361 | <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, |
| 362 | <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, |
| 363 | <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, |
| 364 | <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, |
| 365 | <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, |
| 366 | <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 367 | #gpio-cells = <2>; |
| 368 | gpio-controller; |
| 369 | #interrupt-cells = <2>; |
| 370 | interrupt-controller; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 371 | /* |
| 372 | gpio-ranges = <&pinmux 0 0 248>; |
| 373 | */ |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 374 | }; |
| 375 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 376 | apbmisc@70000800 { |
| 377 | compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc"; |
| 378 | reg = <0x70000800 0x64 /* Chip revision */ |
| 379 | 0x70000008 0x04>; /* Strapping options */ |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 380 | }; |
| 381 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 382 | pinmux: pinmux@70000868 { |
| 383 | compatible = "nvidia,tegra30-pinmux"; |
| 384 | reg = <0x70000868 0xd4 /* Pad control registers */ |
| 385 | 0x70003000 0x3e4>; /* Mux registers */ |
Tom Warren | 392715b | 2012-12-21 15:59:15 -0700 | [diff] [blame] | 386 | }; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 387 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 388 | /* |
| 389 | * There are two serial driver i.e. 8250 based simple serial |
| 390 | * driver and APB DMA based serial driver for higher baudrate |
| 391 | * and performace. To enable the 8250 based driver, the compatible |
| 392 | * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable |
| 393 | * the APB DMA based serial driver, the compatible is |
| 394 | * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart". |
| 395 | */ |
Simon Glass | 0c24f37 | 2014-09-04 16:27:35 -0600 | [diff] [blame] | 396 | uarta: serial@70006000 { |
| 397 | compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; |
| 398 | reg = <0x70006000 0x40>; |
| 399 | reg-shift = <2>; |
| 400 | interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; |
| 401 | clocks = <&tegra_car TEGRA30_CLK_UARTA>; |
| 402 | resets = <&tegra_car 6>; |
| 403 | reset-names = "serial"; |
| 404 | dmas = <&apbdma 8>, <&apbdma 8>; |
| 405 | dma-names = "rx", "tx"; |
| 406 | status = "disabled"; |
| 407 | }; |
| 408 | |
| 409 | uartb: serial@70006040 { |
| 410 | compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; |
| 411 | reg = <0x70006040 0x40>; |
| 412 | reg-shift = <2>; |
| 413 | interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; |
| 414 | clocks = <&tegra_car TEGRA30_CLK_UARTB>; |
| 415 | resets = <&tegra_car 7>; |
| 416 | reset-names = "serial"; |
| 417 | dmas = <&apbdma 9>, <&apbdma 9>; |
| 418 | dma-names = "rx", "tx"; |
| 419 | status = "disabled"; |
| 420 | }; |
| 421 | |
| 422 | uartc: serial@70006200 { |
| 423 | compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; |
| 424 | reg = <0x70006200 0x100>; |
| 425 | reg-shift = <2>; |
| 426 | interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; |
| 427 | clocks = <&tegra_car TEGRA30_CLK_UARTC>; |
| 428 | resets = <&tegra_car 55>; |
| 429 | reset-names = "serial"; |
| 430 | dmas = <&apbdma 10>, <&apbdma 10>; |
| 431 | dma-names = "rx", "tx"; |
| 432 | status = "disabled"; |
| 433 | }; |
| 434 | |
| 435 | uartd: serial@70006300 { |
| 436 | compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; |
| 437 | reg = <0x70006300 0x100>; |
| 438 | reg-shift = <2>; |
| 439 | interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; |
| 440 | clocks = <&tegra_car TEGRA30_CLK_UARTD>; |
| 441 | resets = <&tegra_car 65>; |
| 442 | reset-names = "serial"; |
| 443 | dmas = <&apbdma 19>, <&apbdma 19>; |
| 444 | dma-names = "rx", "tx"; |
| 445 | status = "disabled"; |
| 446 | }; |
| 447 | |
| 448 | uarte: serial@70006400 { |
| 449 | compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart"; |
| 450 | reg = <0x70006400 0x100>; |
| 451 | reg-shift = <2>; |
| 452 | interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; |
| 453 | clocks = <&tegra_car TEGRA30_CLK_UARTE>; |
| 454 | resets = <&tegra_car 66>; |
| 455 | reset-names = "serial"; |
| 456 | dmas = <&apbdma 20>, <&apbdma 20>; |
| 457 | dma-names = "rx", "tx"; |
| 458 | status = "disabled"; |
| 459 | }; |
| 460 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 461 | pwm: pwm@7000a000 { |
| 462 | compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm"; |
| 463 | reg = <0x7000a000 0x100>; |
| 464 | #pwm-cells = <2>; |
| 465 | clocks = <&tegra_car TEGRA30_CLK_PWM>; |
| 466 | resets = <&tegra_car 17>; |
| 467 | reset-names = "pwm"; |
| 468 | status = "disabled"; |
| 469 | }; |
| 470 | |
| 471 | rtc@7000e000 { |
| 472 | compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc"; |
| 473 | reg = <0x7000e000 0x100>; |
| 474 | interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; |
| 475 | clocks = <&tegra_car TEGRA30_CLK_RTC>; |
| 476 | }; |
| 477 | |
| 478 | i2c@7000c000 { |
| 479 | compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| 480 | reg = <0x7000c000 0x100>; |
| 481 | interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; |
| 482 | #address-cells = <1>; |
| 483 | #size-cells = <0>; |
| 484 | clocks = <&tegra_car TEGRA30_CLK_I2C1>, |
| 485 | <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; |
| 486 | clock-names = "div-clk", "fast-clk"; |
| 487 | resets = <&tegra_car 12>; |
| 488 | reset-names = "i2c"; |
| 489 | dmas = <&apbdma 21>, <&apbdma 21>; |
| 490 | dma-names = "rx", "tx"; |
| 491 | status = "disabled"; |
| 492 | }; |
| 493 | |
| 494 | i2c@7000c400 { |
| 495 | compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| 496 | reg = <0x7000c400 0x100>; |
| 497 | interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; |
| 498 | #address-cells = <1>; |
| 499 | #size-cells = <0>; |
| 500 | clocks = <&tegra_car TEGRA30_CLK_I2C2>, |
| 501 | <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; |
| 502 | clock-names = "div-clk", "fast-clk"; |
| 503 | resets = <&tegra_car 54>; |
| 504 | reset-names = "i2c"; |
| 505 | dmas = <&apbdma 22>, <&apbdma 22>; |
| 506 | dma-names = "rx", "tx"; |
| 507 | status = "disabled"; |
| 508 | }; |
| 509 | |
| 510 | i2c@7000c500 { |
| 511 | compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| 512 | reg = <0x7000c500 0x100>; |
| 513 | interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; |
| 514 | #address-cells = <1>; |
| 515 | #size-cells = <0>; |
| 516 | clocks = <&tegra_car TEGRA30_CLK_I2C3>, |
| 517 | <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; |
| 518 | clock-names = "div-clk", "fast-clk"; |
| 519 | resets = <&tegra_car 67>; |
| 520 | reset-names = "i2c"; |
| 521 | dmas = <&apbdma 23>, <&apbdma 23>; |
| 522 | dma-names = "rx", "tx"; |
| 523 | status = "disabled"; |
| 524 | }; |
| 525 | |
| 526 | i2c@7000c700 { |
| 527 | compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| 528 | reg = <0x7000c700 0x100>; |
| 529 | interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; |
| 530 | #address-cells = <1>; |
| 531 | #size-cells = <0>; |
| 532 | clocks = <&tegra_car TEGRA30_CLK_I2C4>, |
| 533 | <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; |
| 534 | resets = <&tegra_car 103>; |
| 535 | reset-names = "i2c"; |
| 536 | clock-names = "div-clk", "fast-clk"; |
| 537 | dmas = <&apbdma 26>, <&apbdma 26>; |
| 538 | dma-names = "rx", "tx"; |
| 539 | status = "disabled"; |
| 540 | }; |
| 541 | |
| 542 | i2c@7000d000 { |
| 543 | compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c"; |
| 544 | reg = <0x7000d000 0x100>; |
| 545 | interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; |
| 546 | #address-cells = <1>; |
| 547 | #size-cells = <0>; |
| 548 | clocks = <&tegra_car TEGRA30_CLK_I2C5>, |
| 549 | <&tegra_car TEGRA30_CLK_PLL_P_OUT3>; |
| 550 | clock-names = "div-clk", "fast-clk"; |
| 551 | resets = <&tegra_car 47>; |
| 552 | reset-names = "i2c"; |
| 553 | dmas = <&apbdma 24>, <&apbdma 24>; |
| 554 | dma-names = "rx", "tx"; |
| 555 | status = "disabled"; |
| 556 | }; |
| 557 | |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 558 | spi@7000d400 { |
| 559 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| 560 | reg = <0x7000d400 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 561 | interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 562 | #address-cells = <1>; |
| 563 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 564 | clocks = <&tegra_car TEGRA30_CLK_SBC1>; |
| 565 | resets = <&tegra_car 41>; |
| 566 | reset-names = "spi"; |
| 567 | dmas = <&apbdma 15>, <&apbdma 15>; |
| 568 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 569 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 570 | }; |
| 571 | |
| 572 | spi@7000d600 { |
| 573 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| 574 | reg = <0x7000d600 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 575 | interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 576 | #address-cells = <1>; |
| 577 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 578 | clocks = <&tegra_car TEGRA30_CLK_SBC2>; |
| 579 | resets = <&tegra_car 44>; |
| 580 | reset-names = "spi"; |
| 581 | dmas = <&apbdma 16>, <&apbdma 16>; |
| 582 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 583 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 584 | }; |
| 585 | |
| 586 | spi@7000d800 { |
| 587 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 588 | reg = <0x7000d800 0x200>; |
| 589 | interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 590 | #address-cells = <1>; |
| 591 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 592 | clocks = <&tegra_car TEGRA30_CLK_SBC3>; |
| 593 | resets = <&tegra_car 46>; |
| 594 | reset-names = "spi"; |
| 595 | dmas = <&apbdma 17>, <&apbdma 17>; |
| 596 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 597 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 598 | }; |
| 599 | |
| 600 | spi@7000da00 { |
| 601 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| 602 | reg = <0x7000da00 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 603 | interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 604 | #address-cells = <1>; |
| 605 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 606 | clocks = <&tegra_car TEGRA30_CLK_SBC4>; |
| 607 | resets = <&tegra_car 68>; |
| 608 | reset-names = "spi"; |
| 609 | dmas = <&apbdma 18>, <&apbdma 18>; |
| 610 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 611 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 612 | }; |
| 613 | |
| 614 | spi@7000dc00 { |
| 615 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| 616 | reg = <0x7000dc00 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 617 | interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 618 | #address-cells = <1>; |
| 619 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 620 | clocks = <&tegra_car TEGRA30_CLK_SBC5>; |
| 621 | resets = <&tegra_car 104>; |
| 622 | reset-names = "spi"; |
| 623 | dmas = <&apbdma 27>, <&apbdma 27>; |
| 624 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 625 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 626 | }; |
| 627 | |
| 628 | spi@7000de00 { |
| 629 | compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink"; |
| 630 | reg = <0x7000de00 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 631 | interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 632 | #address-cells = <1>; |
| 633 | #size-cells = <0>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 634 | clocks = <&tegra_car TEGRA30_CLK_SBC6>; |
| 635 | resets = <&tegra_car 106>; |
| 636 | reset-names = "spi"; |
| 637 | dmas = <&apbdma 28>, <&apbdma 28>; |
| 638 | dma-names = "rx", "tx"; |
Tom Warren | e8cf3dd | 2013-02-21 13:33:23 +0000 | [diff] [blame] | 639 | status = "disabled"; |
Allen Martin | 43b0429 | 2013-01-29 13:51:26 +0000 | [diff] [blame] | 640 | }; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 641 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 642 | kbc@7000e200 { |
| 643 | compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc"; |
| 644 | reg = <0x7000e200 0x100>; |
| 645 | interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; |
| 646 | clocks = <&tegra_car TEGRA30_CLK_KBC>; |
| 647 | resets = <&tegra_car 36>; |
| 648 | reset-names = "kbc"; |
| 649 | status = "disabled"; |
| 650 | }; |
| 651 | |
| 652 | pmc@7000e400 { |
| 653 | compatible = "nvidia,tegra30-pmc"; |
| 654 | reg = <0x7000e400 0x400>; |
| 655 | clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>; |
| 656 | clock-names = "pclk", "clk32k_in"; |
| 657 | }; |
| 658 | |
| 659 | mc: memory-controller@7000f000 { |
| 660 | compatible = "nvidia,tegra30-mc"; |
| 661 | reg = <0x7000f000 0x400>; |
| 662 | clocks = <&tegra_car TEGRA30_CLK_MC>; |
| 663 | clock-names = "mc"; |
| 664 | |
| 665 | interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; |
| 666 | |
| 667 | #iommu-cells = <1>; |
| 668 | }; |
| 669 | |
| 670 | fuse@7000f800 { |
| 671 | compatible = "nvidia,tegra30-efuse"; |
| 672 | reg = <0x7000f800 0x400>; |
| 673 | clocks = <&tegra_car TEGRA30_CLK_FUSE>; |
| 674 | clock-names = "fuse"; |
| 675 | resets = <&tegra_car 39>; |
| 676 | reset-names = "fuse"; |
| 677 | }; |
| 678 | |
| 679 | hda@70030000 { |
| 680 | compatible = "nvidia,tegra30-hda"; |
| 681 | reg = <0x70030000 0x10000>; |
| 682 | interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; |
| 683 | clocks = <&tegra_car TEGRA30_CLK_HDA>, |
| 684 | <&tegra_car TEGRA30_CLK_HDA2HDMI>, |
| 685 | <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>; |
| 686 | clock-names = "hda", "hda2hdmi", "hda2codec_2x"; |
| 687 | resets = <&tegra_car 125>, /* hda */ |
| 688 | <&tegra_car 128>, /* hda2hdmi */ |
| 689 | <&tegra_car 111>; /* hda2codec_2x */ |
| 690 | reset-names = "hda", "hda2hdmi", "hda2codec_2x"; |
| 691 | status = "disabled"; |
| 692 | }; |
| 693 | |
| 694 | ahub@70080000 { |
| 695 | compatible = "nvidia,tegra30-ahub"; |
| 696 | reg = <0x70080000 0x200 |
| 697 | 0x70080200 0x100>; |
| 698 | interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; |
| 699 | clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>, |
| 700 | <&tegra_car TEGRA30_CLK_APBIF>; |
| 701 | clock-names = "d_audio", "apbif"; |
| 702 | resets = <&tegra_car 106>, /* d_audio */ |
| 703 | <&tegra_car 107>, /* apbif */ |
| 704 | <&tegra_car 30>, /* i2s0 */ |
| 705 | <&tegra_car 11>, /* i2s1 */ |
| 706 | <&tegra_car 18>, /* i2s2 */ |
| 707 | <&tegra_car 101>, /* i2s3 */ |
| 708 | <&tegra_car 102>, /* i2s4 */ |
| 709 | <&tegra_car 108>, /* dam0 */ |
| 710 | <&tegra_car 109>, /* dam1 */ |
| 711 | <&tegra_car 110>, /* dam2 */ |
| 712 | <&tegra_car 10>; /* spdif */ |
| 713 | reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2", |
| 714 | "i2s3", "i2s4", "dam0", "dam1", "dam2", |
| 715 | "spdif"; |
| 716 | dmas = <&apbdma 1>, <&apbdma 1>, |
| 717 | <&apbdma 2>, <&apbdma 2>, |
| 718 | <&apbdma 3>, <&apbdma 3>, |
| 719 | <&apbdma 4>, <&apbdma 4>; |
| 720 | dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2", |
| 721 | "rx3", "tx3"; |
| 722 | ranges; |
| 723 | #address-cells = <1>; |
| 724 | #size-cells = <1>; |
| 725 | |
| 726 | tegra_i2s0: i2s@70080300 { |
| 727 | compatible = "nvidia,tegra30-i2s"; |
| 728 | reg = <0x70080300 0x100>; |
| 729 | nvidia,ahub-cif-ids = <4 4>; |
| 730 | clocks = <&tegra_car TEGRA30_CLK_I2S0>; |
| 731 | resets = <&tegra_car 30>; |
| 732 | reset-names = "i2s"; |
| 733 | status = "disabled"; |
| 734 | }; |
| 735 | |
| 736 | tegra_i2s1: i2s@70080400 { |
| 737 | compatible = "nvidia,tegra30-i2s"; |
| 738 | reg = <0x70080400 0x100>; |
| 739 | nvidia,ahub-cif-ids = <5 5>; |
| 740 | clocks = <&tegra_car TEGRA30_CLK_I2S1>; |
| 741 | resets = <&tegra_car 11>; |
| 742 | reset-names = "i2s"; |
| 743 | status = "disabled"; |
| 744 | }; |
| 745 | |
| 746 | tegra_i2s2: i2s@70080500 { |
| 747 | compatible = "nvidia,tegra30-i2s"; |
| 748 | reg = <0x70080500 0x100>; |
| 749 | nvidia,ahub-cif-ids = <6 6>; |
| 750 | clocks = <&tegra_car TEGRA30_CLK_I2S2>; |
| 751 | resets = <&tegra_car 18>; |
| 752 | reset-names = "i2s"; |
| 753 | status = "disabled"; |
| 754 | }; |
| 755 | |
| 756 | tegra_i2s3: i2s@70080600 { |
| 757 | compatible = "nvidia,tegra30-i2s"; |
| 758 | reg = <0x70080600 0x100>; |
| 759 | nvidia,ahub-cif-ids = <7 7>; |
| 760 | clocks = <&tegra_car TEGRA30_CLK_I2S3>; |
| 761 | resets = <&tegra_car 101>; |
| 762 | reset-names = "i2s"; |
| 763 | status = "disabled"; |
| 764 | }; |
| 765 | |
| 766 | tegra_i2s4: i2s@70080700 { |
| 767 | compatible = "nvidia,tegra30-i2s"; |
| 768 | reg = <0x70080700 0x100>; |
| 769 | nvidia,ahub-cif-ids = <8 8>; |
| 770 | clocks = <&tegra_car TEGRA30_CLK_I2S4>; |
| 771 | resets = <&tegra_car 102>; |
| 772 | reset-names = "i2s"; |
| 773 | status = "disabled"; |
| 774 | }; |
| 775 | }; |
| 776 | |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 777 | sdhci@78000000 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 778 | compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 779 | reg = <0x78000000 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 780 | interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; |
| 781 | clocks = <&tegra_car TEGRA30_CLK_SDMMC1>; |
| 782 | resets = <&tegra_car 14>; |
| 783 | reset-names = "sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 784 | status = "disabled"; |
| 785 | }; |
| 786 | |
| 787 | sdhci@78000200 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 788 | compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 789 | reg = <0x78000200 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 790 | interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; |
| 791 | clocks = <&tegra_car TEGRA30_CLK_SDMMC2>; |
| 792 | resets = <&tegra_car 9>; |
| 793 | reset-names = "sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 794 | status = "disabled"; |
| 795 | }; |
| 796 | |
| 797 | sdhci@78000400 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 798 | compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 799 | reg = <0x78000400 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 800 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
| 801 | clocks = <&tegra_car TEGRA30_CLK_SDMMC3>; |
| 802 | resets = <&tegra_car 69>; |
| 803 | reset-names = "sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 804 | status = "disabled"; |
| 805 | }; |
| 806 | |
| 807 | sdhci@78000600 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 808 | compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 809 | reg = <0x78000600 0x200>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 810 | interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; |
| 811 | clocks = <&tegra_car TEGRA30_CLK_SDMMC4>; |
| 812 | resets = <&tegra_car 15>; |
| 813 | reset-names = "sdhci"; |
Tom Warren | 20515be | 2013-02-26 11:14:17 -0700 | [diff] [blame] | 814 | status = "disabled"; |
| 815 | }; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 816 | |
| 817 | usb@7d000000 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 818 | compatible = "nvidia,tegra30-ehci", "usb-ehci"; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 819 | reg = <0x7d000000 0x4000>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 820 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 821 | phy_type = "utmi"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 822 | clocks = <&tegra_car TEGRA30_CLK_USBD>; |
| 823 | resets = <&tegra_car 22>; |
| 824 | reset-names = "usb"; |
| 825 | nvidia,needs-double-reset; |
| 826 | nvidia,phy = <&phy1>; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 827 | status = "disabled"; |
| 828 | }; |
| 829 | |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 830 | phy1: usb-phy@7d000000 { |
| 831 | compatible = "nvidia,tegra30-usb-phy"; |
| 832 | reg = <0x7d000000 0x4000 0x7d000000 0x4000>; |
| 833 | phy_type = "utmi"; |
| 834 | clocks = <&tegra_car TEGRA30_CLK_USBD>, |
| 835 | <&tegra_car TEGRA30_CLK_PLL_U>, |
| 836 | <&tegra_car TEGRA30_CLK_USBD>; |
| 837 | clock-names = "reg", "pll_u", "utmi-pads"; |
| 838 | resets = <&tegra_car 22>, <&tegra_car 22>; |
| 839 | reset-names = "usb", "utmi-pads"; |
| 840 | nvidia,hssync-start-delay = <9>; |
| 841 | nvidia,idle-wait-delay = <17>; |
| 842 | nvidia,elastic-limit = <16>; |
| 843 | nvidia,term-range-adj = <6>; |
| 844 | nvidia,xcvr-setup = <51>; |
| 845 | nvidia.xcvr-setup-use-fuses; |
| 846 | nvidia,xcvr-lsfslew = <1>; |
| 847 | nvidia,xcvr-lsrslew = <1>; |
| 848 | nvidia,xcvr-hsslew = <32>; |
| 849 | nvidia,hssquelch-level = <2>; |
| 850 | nvidia,hsdiscon-level = <5>; |
| 851 | nvidia,has-utmi-pad-registers; |
| 852 | status = "disabled"; |
| 853 | }; |
| 854 | |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 855 | usb@7d004000 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 856 | compatible = "nvidia,tegra30-ehci", "usb-ehci"; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 857 | reg = <0x7d004000 0x4000>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 858 | interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; |
| 859 | phy_type = "utmi"; |
| 860 | clocks = <&tegra_car TEGRA30_CLK_USB2>; |
| 861 | resets = <&tegra_car 58>; |
| 862 | reset-names = "usb"; |
| 863 | nvidia,phy = <&phy2>; |
| 864 | status = "disabled"; |
| 865 | }; |
| 866 | |
| 867 | phy2: usb-phy@7d004000 { |
| 868 | compatible = "nvidia,tegra30-usb-phy"; |
| 869 | reg = <0x7d004000 0x4000 0x7d000000 0x4000>; |
| 870 | phy_type = "utmi"; |
| 871 | clocks = <&tegra_car TEGRA30_CLK_USB2>, |
| 872 | <&tegra_car TEGRA30_CLK_PLL_U>, |
| 873 | <&tegra_car TEGRA30_CLK_USBD>; |
| 874 | clock-names = "reg", "pll_u", "utmi-pads"; |
| 875 | resets = <&tegra_car 58>, <&tegra_car 22>; |
| 876 | reset-names = "usb", "utmi-pads"; |
| 877 | nvidia,hssync-start-delay = <9>; |
| 878 | nvidia,idle-wait-delay = <17>; |
| 879 | nvidia,elastic-limit = <16>; |
| 880 | nvidia,term-range-adj = <6>; |
| 881 | nvidia,xcvr-setup = <51>; |
| 882 | nvidia.xcvr-setup-use-fuses; |
| 883 | nvidia,xcvr-lsfslew = <2>; |
| 884 | nvidia,xcvr-lsrslew = <2>; |
| 885 | nvidia,xcvr-hsslew = <32>; |
| 886 | nvidia,hssquelch-level = <2>; |
| 887 | nvidia,hsdiscon-level = <5>; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 888 | status = "disabled"; |
| 889 | }; |
| 890 | |
| 891 | usb@7d008000 { |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 892 | compatible = "nvidia,tegra30-ehci", "usb-ehci"; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 893 | reg = <0x7d008000 0x4000>; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 894 | interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; |
| 895 | phy_type = "utmi"; |
| 896 | clocks = <&tegra_car TEGRA30_CLK_USB3>; |
| 897 | resets = <&tegra_car 59>; |
| 898 | reset-names = "usb"; |
| 899 | nvidia,phy = <&phy3>; |
| 900 | status = "disabled"; |
| 901 | }; |
| 902 | |
| 903 | phy3: usb-phy@7d008000 { |
| 904 | compatible = "nvidia,tegra30-usb-phy"; |
| 905 | reg = <0x7d008000 0x4000 0x7d000000 0x4000>; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 906 | phy_type = "utmi"; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 907 | clocks = <&tegra_car TEGRA30_CLK_USB3>, |
| 908 | <&tegra_car TEGRA30_CLK_PLL_U>, |
| 909 | <&tegra_car TEGRA30_CLK_USBD>; |
| 910 | clock-names = "reg", "pll_u", "utmi-pads"; |
| 911 | resets = <&tegra_car 59>, <&tegra_car 22>; |
| 912 | reset-names = "usb", "utmi-pads"; |
| 913 | nvidia,hssync-start-delay = <0>; |
| 914 | nvidia,idle-wait-delay = <17>; |
| 915 | nvidia,elastic-limit = <16>; |
| 916 | nvidia,term-range-adj = <6>; |
| 917 | nvidia,xcvr-setup = <51>; |
| 918 | nvidia.xcvr-setup-use-fuses; |
| 919 | nvidia,xcvr-lsfslew = <2>; |
| 920 | nvidia,xcvr-lsrslew = <2>; |
| 921 | nvidia,xcvr-hsslew = <32>; |
| 922 | nvidia,hssquelch-level = <2>; |
| 923 | nvidia,hsdiscon-level = <5>; |
Jim Lin | dfed30e | 2013-06-21 19:05:46 +0800 | [diff] [blame] | 924 | status = "disabled"; |
| 925 | }; |
Stephen Warren | 08d2dba | 2016-09-13 10:45:51 -0600 | [diff] [blame] | 926 | |
| 927 | cpus { |
| 928 | #address-cells = <1>; |
| 929 | #size-cells = <0>; |
| 930 | |
| 931 | cpu@0 { |
| 932 | device_type = "cpu"; |
| 933 | compatible = "arm,cortex-a9"; |
| 934 | reg = <0>; |
| 935 | }; |
| 936 | |
| 937 | cpu@1 { |
| 938 | device_type = "cpu"; |
| 939 | compatible = "arm,cortex-a9"; |
| 940 | reg = <1>; |
| 941 | }; |
| 942 | |
| 943 | cpu@2 { |
| 944 | device_type = "cpu"; |
| 945 | compatible = "arm,cortex-a9"; |
| 946 | reg = <2>; |
| 947 | }; |
| 948 | |
| 949 | cpu@3 { |
| 950 | device_type = "cpu"; |
| 951 | compatible = "arm,cortex-a9"; |
| 952 | reg = <3>; |
| 953 | }; |
| 954 | }; |
| 955 | |
| 956 | pmu { |
| 957 | compatible = "arm,cortex-a9-pmu"; |
| 958 | interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, |
| 959 | <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, |
| 960 | <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, |
| 961 | <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; |
| 962 | }; |
Tom Warren | aa35e1e | 2012-12-11 13:34:16 +0000 | [diff] [blame] | 963 | }; |