blob: 90d84eba8aedc09a2454107a9ac1206066f60f7e [file] [log] [blame]
Joe Hamman1bab0b02007-08-09 15:11:03 -05001/*
2 * Copyright 2007 Wind River Systems <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Joe Hamman <joe.hamman@embeddedspecialties.com>
5 *
6 * Copyright 2006 Freescale Semiconductor.
7 *
8 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
30 * SBC8641D board configuration file
31 *
32 * Make sure you change the MAC address and other network params first,
33 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/* High Level Configuration Options */
40#define CONFIG_MPC86xx 1 /* MPC86xx */
41#define CONFIG_MPC8641 1 /* MPC8641 specific */
42#define CONFIG_SBC8641D 1 /* SBC8641D board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050043#define CONFIG_MP 1 /* support multiple processors */
Joe Hamman1bab0b02007-08-09 15:11:03 -050044#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
45
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020046#define CONFIG_SYS_TEXT_BASE 0xfff00000
47
Joe Hamman1bab0b02007-08-09 15:11:03 -050048#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_DIAG_ADDR 0xff800000
Joe Hamman1bab0b02007-08-09 15:11:03 -050050#endif
51
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Joe Hamman1bab0b02007-08-09 15:11:03 -050053
Becky Bruced1cb6cb2008-11-03 15:44:01 -060054/*
55 * virtual address to be used for temporary mappings. There
56 * should be 128k free at this VA.
57 */
58#define CONFIG_SYS_SCRATCH_VA 0xe8000000
59
Joe Hamman18f2f032007-08-11 06:54:58 -050060#define CONFIG_PCI 1 /* Enable PCIE */
Kumar Galae78f6652010-07-09 00:02:34 -050061#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
62#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
Joe Hamman18f2f032007-08-11 06:54:58 -050063#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Becky Brucea756ea72008-01-23 16:31:03 -060064#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Joe Hamman1bab0b02007-08-09 15:11:03 -050065
Wolfgang Denka1be4762008-05-20 16:00:29 +020066#define CONFIG_TSEC_ENET /* tsec ethernet support */
Joe Hamman1bab0b02007-08-09 15:11:03 -050067#define CONFIG_ENV_OVERWRITE
68
Peter Tyser86dee4a2010-10-07 22:32:48 -050069#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce59ddf412008-08-04 14:01:16 -050070#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
71
Joe Hamman1bab0b02007-08-09 15:11:03 -050072#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
Wolfgang Denka1be4762008-05-20 16:00:29 +020073#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Joe Hamman1bab0b02007-08-09 15:11:03 -050074#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
75#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
76#define CONFIG_NUM_DDR_CONTROLLERS 2
77#define CACHE_LINE_INTERLEAVING 0x20000000
78#define PAGE_INTERLEAVING 0x21000000
79#define BANK_INTERLEAVING 0x22000000
80#define SUPER_BANK_INTERLEAVING 0x23000000
81
82
83#define CONFIG_ALTIVEC 1
84
85/*
86 * L2CR setup -- make sure this is right for your board!
87 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_L2
Joe Hamman1bab0b02007-08-09 15:11:03 -050089#define L2_INIT 0
90#define L2_ENABLE (L2CR_L2E)
91
92#ifndef CONFIG_SYS_CLK_FREQ
93#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
94#endif
95
96#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
97
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
99#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
100#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500101
102/*
103 * Base addresses -- Note these are effective addresses where the
104 * actual resources get mapped (not physical addresses)
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
107#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
108#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500109
Jon Loeligerab6960f2008-11-20 14:02:56 -0600110#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
111#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -0500112#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -0600113
Joe Hamman1bab0b02007-08-09 15:11:03 -0500114/*
115 * DDR Setup
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
118#define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
119#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
120#define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600121#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500122#define CONFIG_VERY_BIG_RAM
123
Kumar Galaa7adfe32008-08-26 15:01:37 -0500124#define CONFIG_NUM_DDR_CONTROLLERS 2
125#define CONFIG_DIMM_SLOTS_PER_CTLR 2
126#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
127
Joe Hamman1bab0b02007-08-09 15:11:03 -0500128#if defined(CONFIG_SPD_EEPROM)
129 /*
130 * Determine DDR configuration from I2C interface.
131 */
132 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
133 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
134 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
135 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
136
137#else
138 /*
139 * Manually set up DDR1 & DDR2 parameters
140 */
141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
145 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
146 #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000
147 #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000
148 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
149 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
150 #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000
151 #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000
152 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
153 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
154 #define CONFIG_SYS_DDR_TIMING_1 0x38377322
155 #define CONFIG_SYS_DDR_TIMING_2 0x002040c7
156 #define CONFIG_SYS_DDR_CFG_1A 0x43008008
157 #define CONFIG_SYS_DDR_CFG_2 0x24401000
158 #define CONFIG_SYS_DDR_MODE_1 0x23c00542
159 #define CONFIG_SYS_DDR_MODE_2 0x00000000
160 #define CONFIG_SYS_DDR_MODE_CTL 0x00000000
161 #define CONFIG_SYS_DDR_INTERVAL 0x05080100
162 #define CONFIG_SYS_DDR_DATA_INIT 0x00000000
163 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
164 #define CONFIG_SYS_DDR_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166 #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F
167 #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000
168 #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000
169 #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000
170 #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102
171 #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000
172 #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000
173 #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000
174 #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
175 #define CONFIG_SYS_DDR2_TIMING_0 0x00220802
176 #define CONFIG_SYS_DDR2_TIMING_1 0x38377322
177 #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7
178 #define CONFIG_SYS_DDR2_CFG_1A 0x43008008
179 #define CONFIG_SYS_DDR2_CFG_2 0x24401000
180 #define CONFIG_SYS_DDR2_MODE_1 0x23c00542
181 #define CONFIG_SYS_DDR2_MODE_2 0x00000000
182 #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000
183 #define CONFIG_SYS_DDR2_INTERVAL 0x05080100
184 #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000
185 #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000
186 #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500187
188
189#endif
190
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200191/* #define CONFIG_ID_EEPROM 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500192#define ID_EEPROM_ADDR 0x57 */
193
194/*
195 * The SBC8641D contains 16MB flash space at ff000000.
196 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500198
199/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
201#define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500202
203/* 64KB EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */
205#define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500206
207/* EPLD - User switches, board id, LEDs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */
209#define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500210
211/* Local bus SDRAM 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */
213#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
214#define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */
215#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500216
217/* Disk on Chip (DOC) 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */
219#define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500220
221/* LCD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */
223#define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500224
225/* Control logic & misc peripherals */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */
227#define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
230#define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#undef CONFIG_SYS_FLASH_CHECKSUM
233#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
234#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200235#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600236#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500237
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200238#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_FLASH_CFI
240#define CONFIG_SYS_WRITE_SWAPPED_DATA
241#define CONFIG_SYS_FLASH_EMPTY_INFO
242#define CONFIG_SYS_FLASH_PROTECTION
Joe Hamman1bab0b02007-08-09 15:11:03 -0500243
244#undef CONFIG_CLOCKS_IN_MHZ
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_INIT_RAM_LOCK 1
247#ifndef CONFIG_SYS_INIT_RAM_LOCK
248#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500249#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500251#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200252#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500253
Wolfgang Denk0191e472010-10-26 14:34:52 +0200254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman1bab0b02007-08-09 15:11:03 -0500256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
258#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500259
260/* Serial Port */
261#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_NS16550
263#define CONFIG_SYS_NS16550_SERIAL
264#define CONFIG_SYS_NS16550_REG_SIZE 1
265#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500268 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
271#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500272
273/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_HUSH_PARSER
275#ifdef CONFIG_SYS_HUSH_PARSER
276#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Joe Hamman1bab0b02007-08-09 15:11:03 -0500277#endif
278
279/*
280 * Pass open firmware flat tree to kernel
281 */
Jon Loeliger84640c92008-02-18 14:01:56 -0600282#define CONFIG_OF_LIBFDT 1
283#define CONFIG_OF_BOARD_SETUP 1
284#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500285
Joe Hamman1bab0b02007-08-09 15:11:03 -0500286/*
287 * I2C
288 */
289#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
290#define CONFIG_HARD_I2C /* I2C with hardware support*/
291#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
293#define CONFIG_SYS_I2C_SLAVE 0x7F
294#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
295#define CONFIG_SYS_I2C_OFFSET 0x3100
Joe Hamman1bab0b02007-08-09 15:11:03 -0500296
297/*
298 * RapidIO MMU
299 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
301#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
302#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500303
304/*
305 * General PCI
306 * Addresses are mapped 1-1.
307 */
Kumar Galae78f6652010-07-09 00:02:34 -0500308#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
309#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
310#define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS
311#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
312#define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000
313#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS
314#define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS
315#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500316
Kumar Galae78f6652010-07-09 00:02:34 -0500317#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
318#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
319#define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS
320#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
321#define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000
322#define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS
323#define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS
324#define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500325
326#if defined(CONFIG_PCI)
327
328#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Joe Hamman1bab0b02007-08-09 15:11:03 -0500331
332#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200333#define CONFIG_PCI_PNP /* do pci plug-and-play */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500334
335#undef CONFIG_EEPRO100
336#undef CONFIG_TULIP
337
338#if !defined(CONFIG_PCI_PNP)
339 #define PCI_ENET0_IOADDR 0xe0000000
340 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200341 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500342#endif
343
344#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
345
346#define CONFIG_DOS_PARTITION
347#undef CONFIG_SCSI_AHCI
348
349#ifdef CONFIG_SCSI_AHCI
350#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
352#define CONFIG_SYS_SCSI_MAX_LUN 1
353#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
354#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Joe Hamman1bab0b02007-08-09 15:11:03 -0500355#endif
356
357#endif /* CONFIG_PCI */
358
359#if defined(CONFIG_TSEC_ENET)
360
361#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200362#define CONFIG_NET_MULTI 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500363#endif
364
365/* #define CONFIG_MII 1 */ /* MII PHY management */
366
367#define CONFIG_TSEC1 1
368#define CONFIG_TSEC1_NAME "eTSEC1"
369#define CONFIG_TSEC2 1
370#define CONFIG_TSEC2_NAME "eTSEC2"
371#define CONFIG_TSEC3 1
372#define CONFIG_TSEC3_NAME "eTSEC3"
373#define CONFIG_TSEC4 1
374#define CONFIG_TSEC4_NAME "eTSEC4"
375
376#define TSEC1_PHY_ADDR 0x1F
377#define TSEC2_PHY_ADDR 0x00
378#define TSEC3_PHY_ADDR 0x01
379#define TSEC4_PHY_ADDR 0x02
380#define TSEC1_PHYIDX 0
381#define TSEC2_PHYIDX 0
382#define TSEC3_PHYIDX 0
383#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500384#define TSEC1_FLAGS TSEC_GIGABIT
385#define TSEC2_FLAGS TSEC_GIGABIT
386#define TSEC3_FLAGS TSEC_GIGABIT
387#define TSEC4_FLAGS TSEC_GIGABIT
Joe Hamman1bab0b02007-08-09 15:11:03 -0500388
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500390
391#define CONFIG_ETHPRIME "eTSEC1"
392
393#endif /* CONFIG_TSEC_ENET */
394
395/*
396 * BAT0 2G Cacheable, non-guarded
397 * 0x0000_0000 2G DDR
398 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
400#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
401#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
402#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500403
404/*
405 * BAT1 1G Cache-inhibited, guarded
406 * 0x8000_0000 512M PCI-Express 1 Memory
407 * 0xa000_0000 512M PCI-Express 2 Memory
408 * Changed it for operating from 0xd0000000
409 */
Kumar Galae78f6652010-07-09 00:02:34 -0500410#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500411 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500412#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
413#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500415
416/*
417 * BAT2 512M Cache-inhibited, guarded
418 * 0xc000_0000 512M RapidIO Memory
419 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500421 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
423#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
424#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500425
426/*
427 * BAT3 4M Cache-inhibited, guarded
428 * 0xf800_0000 4M CCSR
429 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200430#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500431 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
433#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
434#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500435
Jon Loeligerab6960f2008-11-20 14:02:56 -0600436#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
437#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
438 | BATL_PP_RW | BATL_CACHEINHIBIT \
439 | BATL_GUARDEDSTORAGE)
440#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
441 | BATU_BL_1M | BATU_VS | BATU_VP)
442#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
443 | BATL_PP_RW | BATL_CACHEINHIBIT)
444#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
445#endif
446
Joe Hamman1bab0b02007-08-09 15:11:03 -0500447/*
448 * BAT4 32M Cache-inhibited, guarded
449 * 0xe200_0000 16M PCI-Express 1 I/O
450 * 0xe300_0000 16M PCI-Express 2 I/0
451 * Note that this is at 0xe0000000
452 */
Kumar Galae78f6652010-07-09 00:02:34 -0500453#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500454 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500455#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
456#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500458
459/*
460 * BAT5 128K Cacheable, non-guarded
461 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
462 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
464#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
465#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
466#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500467
468/*
469 * BAT6 32M Cache-inhibited, guarded
470 * 0xfe00_0000 32M FLASH
471 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500473 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
475#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
476#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500477
Becky Bruce2a978672008-11-05 14:55:35 -0600478/* Map the last 1M of flash where we're running from reset */
479#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
480 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200481#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600482#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
483 | BATL_MEMCOHERENCE)
484#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
485
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_DBAT7L 0x00000000
487#define CONFIG_SYS_DBAT7U 0x00000000
488#define CONFIG_SYS_IBAT7L 0x00000000
489#define CONFIG_SYS_IBAT7U 0x00000000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500490
491/*
492 * Environment
493 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200494#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200496#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
497#define CONFIG_ENV_SIZE 0x2000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500498
499#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500501
502#include <config_cmd_default.h>
503 #define CONFIG_CMD_PING
504 #define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600505 #define CONFIG_CMD_REGINFO
Joe Hamman1bab0b02007-08-09 15:11:03 -0500506
507#if defined(CONFIG_PCI)
508 #define CONFIG_CMD_PCI
509#endif
510
511#undef CONFIG_WATCHDOG /* watchdog disabled */
512
513/*
514 * Miscellaneous configurable options
515 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_LONGHELP /* undef to save memory */
517#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
518#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500519
Jon Loeliger5615ef22007-08-15 11:55:35 -0500520#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200521 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500522#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200523 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500524#endif
525
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
527#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
528#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
529#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500530
531/*
532 * For booting Linux, the board info and command line data
533 * have to be in the first 8 MB of memory, since this is
534 * the maximum mapped by the Linux kernel during initialization.
535 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500537
538/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200539#define CONFIG_SYS_DCACHE_SIZE 32768
540#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger5615ef22007-08-15 11:55:35 -0500541#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500543#endif
544
Jon Loeliger5615ef22007-08-15 11:55:35 -0500545#if defined(CONFIG_CMD_KGDB)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500546#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
547#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
548#endif
549
550/*
551 * Environment Configuration
552 */
553
554/* The mac addresses for all ethernet interface */
555#if defined(CONFIG_TSEC_ENET)
556#define CONFIG_ETHADDR 02:E0:0C:00:00:01
557#define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
558#define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD
559#define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD
560#endif
561
Andy Fleming458c3892007-08-16 16:35:02 -0500562#define CONFIG_HAS_ETH0 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500563#define CONFIG_HAS_ETH1 1
564#define CONFIG_HAS_ETH2 1
565#define CONFIG_HAS_ETH3 1
566
567#define CONFIG_IPADDR 192.168.0.50
568
569#define CONFIG_HOSTNAME sbc8641d
570#define CONFIG_ROOTPATH /opt/eldk/ppc_74xx
571#define CONFIG_BOOTFILE uImage
572
573#define CONFIG_SERVERIP 192.168.0.2
574#define CONFIG_GATEWAYIP 192.168.0.1
575#define CONFIG_NETMASK 255.255.255.0
576
577/* default location for tftp and bootm */
578#define CONFIG_LOADADDR 1000000
579
580#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
581#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
582
583#define CONFIG_BAUDRATE 115200
584
585#define CONFIG_EXTRA_ENV_SETTINGS \
586 "netdev=eth0\0" \
587 "consoledev=ttyS0\0" \
588 "ramdiskaddr=2000000\0" \
589 "ramdiskfile=uRamdisk\0" \
590 "dtbaddr=400000\0" \
591 "dtbfile=sbc8641d.dtb\0" \
592 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
593 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
594 "maxcpus=1"
595
596#define CONFIG_NFSBOOTCOMMAND \
597 "setenv bootargs root=/dev/nfs rw " \
598 "nfsroot=$serverip:$rootpath " \
599 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
600 "console=$consoledev,$baudrate $othbootargs;" \
601 "tftp $loadaddr $bootfile;" \
602 "tftp $dtbaddr $dtbfile;" \
603 "bootm $loadaddr - $dtbaddr"
604
605#define CONFIG_RAMBOOTCOMMAND \
606 "setenv bootargs root=/dev/ram rw " \
607 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
608 "console=$consoledev,$baudrate $othbootargs;" \
609 "tftp $ramdiskaddr $ramdiskfile;" \
610 "tftp $loadaddr $bootfile;" \
611 "tftp $dtbaddr $dtbfile;" \
612 "bootm $loadaddr $ramdiskaddr $dtbaddr"
613
614#define CONFIG_FLASHBOOTCOMMAND \
615 "setenv bootargs root=/dev/ram rw " \
616 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
617 "console=$consoledev,$baudrate $othbootargs;" \
618 "bootm ffd00000 ffb00000 ffa00000"
619
620#define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
621
622#endif /* __CONFIG_H */