wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 35 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 36 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
| 37 | #define CONFIG_DU405 1 /* ...on a DU405 board */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 38 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 39 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
Stefan Roese | 36d3bd0 | 2005-08-12 16:52:47 +0200 | [diff] [blame] | 40 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 41 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 42 | #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 43 | |
| 44 | #define CONFIG_BAUDRATE 9600 |
| 45 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ |
| 46 | |
| 47 | #undef CONFIG_BOOTARGS |
| 48 | #define CONFIG_BOOTCOMMAND "bootm fff00000" |
| 49 | |
| 50 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 52 | |
Ben Warren | 3a918a6 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 53 | #define CONFIG_PPC4xx_EMAC |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 54 | #define CONFIG_MII 1 /* MII PHY management */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 55 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
stroese | a9484a9 | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 56 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
Matthias Fuchs | b4458ff | 2009-02-20 10:19:15 +0100 | [diff] [blame] | 57 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */ |
| 58 | #define CONFIG_NET_MULTI 1 |
| 59 | #undef CONFIG_HAS_ETH1 |
Jon Loeliger | 4e4f207 | 2007-07-07 20:40:43 -0500 | [diff] [blame] | 60 | |
| 61 | /* |
Jon Loeliger | f5709d1 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 62 | * BOOTP options |
| 63 | */ |
| 64 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 65 | #define CONFIG_BOOTP_BOOTPATH |
| 66 | #define CONFIG_BOOTP_GATEWAY |
| 67 | #define CONFIG_BOOTP_HOSTNAME |
| 68 | |
| 69 | |
| 70 | /* |
Jon Loeliger | 4e4f207 | 2007-07-07 20:40:43 -0500 | [diff] [blame] | 71 | * Command line configuration. |
| 72 | */ |
| 73 | #include <config_cmd_default.h> |
| 74 | |
Matthias Fuchs | b4458ff | 2009-02-20 10:19:15 +0100 | [diff] [blame] | 75 | #undef CONFIG_CMD_NFS |
Matthias Fuchs | 5dc5d6f | 2010-09-21 09:38:04 +0200 | [diff] [blame^] | 76 | #undef CONFIG_CMD_EDITENV |
| 77 | #undef CONFIG_CMD_IMLS |
| 78 | #undef CONFIG_CMD_CONSOLE |
| 79 | #undef CONFIG_CMD_LOADB |
| 80 | #undef CONFIG_CMD_LOADS |
Jon Loeliger | 4e4f207 | 2007-07-07 20:40:43 -0500 | [diff] [blame] | 81 | #define CONFIG_CMD_IDE |
| 82 | #define CONFIG_CMD_ELF |
| 83 | #define CONFIG_CMD_MII |
| 84 | #define CONFIG_CMD_DATE |
| 85 | #define CONFIG_CMD_EEPROM |
Matthias Fuchs | b4458ff | 2009-02-20 10:19:15 +0100 | [diff] [blame] | 86 | #define CONFIG_CMD_I2C |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 87 | |
| 88 | #define CONFIG_MAC_PARTITION |
| 89 | #define CONFIG_DOS_PARTITION |
| 90 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 91 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 92 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 93 | #define CONFIG_RTC_MC146818 /* BQ3285 is MC146818 compatible*/ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000080 /* RTC Base Address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 95 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 96 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * Miscellaneous configurable options |
| 100 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 102 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 4e4f207 | 2007-07-07 20:40:43 -0500 | [diff] [blame] | 103 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 105 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 107 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 109 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 110 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 111 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 115 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 116 | |
Stefan Roese | 3ddce57 | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 117 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 118 | #define CONFIG_SYS_NS16550 |
| 119 | #define CONFIG_SYS_NS16550_SERIAL |
| 120 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 121 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external serial clock */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 124 | |
| 125 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 127 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 128 | 57600, 115200, 230400, 460800, 921600 } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 131 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 134 | |
| 135 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
stroese | a9484a9 | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 138 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 139 | /*----------------------------------------------------------------------- |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 140 | * IDE/ATA stuff |
| 141 | *----------------------------------------------------------------------- |
| 142 | */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 143 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 144 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 145 | #undef CONFIG_IDE_RESET /* no reset for ide supported */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 146 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
| 148 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 149 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000 |
| 151 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 152 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 153 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
| 154 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */ |
| 155 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 156 | |
| 157 | /*----------------------------------------------------------------------- |
| 158 | * Start addresses for the final memory configuration |
| 159 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 161 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 163 | #define CONFIG_SYS_FLASH_BASE 0xFFFD0000 |
| 164 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 165 | #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */ |
| 166 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 167 | |
| 168 | /* |
| 169 | * For booting Linux, the board info and command line data |
| 170 | * have to be in the first 8 MB of memory, since this is |
| 171 | * the maximum mapped by the Linux kernel during initialization. |
| 172 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 174 | /*----------------------------------------------------------------------- |
| 175 | * FLASH organization |
| 176 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 178 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 181 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 184 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 185 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 186 | /* |
| 187 | * The following defines are added for buggy IOP480 byte interface. |
| 188 | * All other boards should use the standard values (CPCI405 etc.) |
| 189 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 191 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 192 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 195 | |
| 196 | /*----------------------------------------------------------------------- |
| 197 | * I2C EEPROM (CAT24WC08) for environment |
| 198 | */ |
| 199 | #define CONFIG_HARD_I2C /* I2c with hardware support */ |
Stefan Roese | 3b01e6b | 2010-04-01 14:37:24 +0200 | [diff] [blame] | 200 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 202 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 203 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 205 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 206 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 208 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 209 | /* 16 byte page write mode using*/ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 210 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 212 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 213 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 214 | #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */ |
| 215 | #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 216 | /* total size of a CAT24WC08 is 1024 bytes */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 217 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 218 | /* |
| 219 | * Init Memory Controller: |
| 220 | * |
| 221 | * BR0/1 and OR0/1 (FLASH) |
| 222 | */ |
| 223 | |
| 224 | #define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */ |
| 225 | #define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */ |
| 226 | |
| 227 | /*----------------------------------------------------------------------- |
| 228 | * External Bus Controller (EBC) Setup |
| 229 | */ |
| 230 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 231 | #define FLASH0_BA 0xFFC00000 /* FLASH 0 Base Address */ |
| 232 | #define FLASH1_BA 0xFF800000 /* FLASH 1 Base Address */ |
| 233 | #define CAN_BA 0xF0000000 /* CAN Base Address */ |
| 234 | #define DUART_BA 0xF0300000 /* DUART Base Address */ |
| 235 | #define CF_BA 0xF0100000 /* CompactFlash Base Address */ |
| 236 | #define SRAM_BA 0xF0200000 /* SRAM Base Address */ |
| 237 | #define DURAG_IO_BA 0xF0400000 /* DURAG Bus IO Base Address */ |
| 238 | #define DURAG_MEM_BA 0xF0500000 /* DURAG Bus Mem Base Address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 239 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 240 | #define FPGA_MODE_REG (DUART_BA+0x80) /* FPGA Mode Register */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 241 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 242 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 244 | #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 245 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 246 | /* Memory Bank 1 (Flash Bank 1) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
| 248 | #define CONFIG_SYS_EBC_PB1CR FLASH1_BA | 0x5A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 249 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 250 | /* Memory Bank 2 (CAN0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 252 | #define CONFIG_SYS_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 253 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 254 | /* Memory Bank 3 (DUART) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 255 | #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 256 | #define CONFIG_SYS_EBC_PB3CR DUART_BA | 0x18000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 257 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 258 | /* Memory Bank 4 (CompactFlash IDE) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | #define CONFIG_SYS_EBC_PB4AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 260 | #define CONFIG_SYS_EBC_PB4CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 261 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 262 | /* Memory Bank 5 (SRAM) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 263 | #define CONFIG_SYS_EBC_PB5AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 264 | #define CONFIG_SYS_EBC_PB5CR SRAM_BA | 0x1A000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=16bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 265 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 266 | /* Memory Bank 6 (DURAG Bus IO Space) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 268 | #define CONFIG_SYS_EBC_PB6CR DURAG_IO_BA | 0x18000 /* BAS=0xF04,BS=1MB,BU=R/W,BW=8bit*/ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 269 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 270 | /* Memory Bank 7 (DURAG Bus Mem Space) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_EBC_PB7AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 272 | #define CONFIG_SYS_EBC_PB7CR DURAG_MEM_BA | 0x18000 /* BAS=0xF05,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 273 | |
| 274 | |
| 275 | /*----------------------------------------------------------------------- |
| 276 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 277 | */ |
| 278 | |
| 279 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 281 | |
| 282 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 283 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 284 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 285 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 286 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
| 287 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ |
| 288 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 289 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 290 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 291 | |
| 292 | |
| 293 | /* |
| 294 | * Internal Definitions |
| 295 | * |
| 296 | * Boot Flags |
| 297 | */ |
| 298 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 299 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 300 | |
| 301 | #endif /* __CONFIG_H */ |