blob: b901e3a79b7247039709e691dc3b88550b37d499 [file] [log] [blame]
wdenk0260cd62004-01-02 15:01:32 +00001/*
2 * rtl8139.c : U-Boot driver for the RealTek RTL8139
3 *
4 * Masami Komiya (mkomiya@sonare.it)
5 *
6 * Most part is taken from rtl8139.c of etherboot
7 *
8 */
9
10/* rtl8139.c - etherboot driver for the Realtek 8139 chipset
Marek Vasut278734b2020-04-12 23:01:45 +020011 *
12 * ported from the linux driver written by Donald Becker
13 * by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999
14 *
15 * This software may be used and distributed according to the terms
16 * of the GNU Public License, incorporated herein by reference.
17 *
18 * changes to the original driver:
19 * - removed support for interrupts, switching to polling mode (yuck!)
20 * - removed support for the 8129 chip (external MII)
21 */
wdenk0260cd62004-01-02 15:01:32 +000022
23/*********************************************************************/
24/* Revision History */
25/*********************************************************************/
26
27/*
Marek Vasut278734b2020-04-12 23:01:45 +020028 * 28 Dec 2002 ken_yap@users.sourceforge.net (Ken Yap)
29 * Put in virt_to_bus calls to allow Etherboot relocation.
30 *
31 * 06 Apr 2001 ken_yap@users.sourceforge.net (Ken Yap)
32 * Following email from Hyun-Joon Cha, added a disable routine, otherwise
33 * NIC remains live and can crash the kernel later.
34 *
35 * 4 Feb 2000 espenlaub@informatik.uni-ulm.de (Klaus Espenlaub)
36 * Shuffled things around, removed the leftovers from the 8129 support
37 * that was in the Linux driver and added a bit more 8139 definitions.
38 * Moved the 8K receive buffer to a fixed, available address outside the
39 * 0x98000-0x9ffff range. This is a bit of a hack, but currently the only
40 * way to make room for the Etherboot features that need substantial amounts
41 * of code like the ANSI console support. Currently the buffer is just below
42 * 0x10000, so this even conforms to the tagged boot image specification,
43 * which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000. My
44 * interpretation of this "reserved" is that Etherboot may do whatever it
45 * likes, as long as its environment is kept intact (like the BIOS
46 * variables). Hopefully fixed rtl8139_recv() once and for all. The symptoms
47 * were that if Etherboot was left at the boot menu for several minutes, the
48 * first eth_poll failed. Seems like I am the only person who does this.
49 * First of all I fixed the debugging code and then set out for a long bug
50 * hunting session. It took me about a week full time work - poking around
51 * various places in the driver, reading Don Becker's and Jeff Garzik's Linux
52 * driver and even the FreeBSD driver (what a piece of crap!) - and
53 * eventually spotted the nasty thing: the transmit routine was acknowledging
54 * each and every interrupt pending, including the RxOverrun and RxFIFIOver
55 * interrupts. This confused the RTL8139 thoroughly. It destroyed the
56 * Rx ring contents by dumping the 2K FIFO contents right where we wanted to
57 * get the next packet. Oh well, what fun.
58 *
59 * 18 Jan 2000 mdc@thinguin.org (Marty Connor)
60 * Drastically simplified error handling. Basically, if any error
61 * in transmission or reception occurs, the card is reset.
62 * Also, pointed all transmit descriptors to the same buffer to
63 * save buffer space. This should decrease driver size and avoid
64 * corruption because of exceeding 32K during runtime.
65 *
66 * 28 Jul 1999 (Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de)
67 * rtl8139_recv was quite broken: it used the RxOK interrupt flag instead
68 * of the RxBufferEmpty flag which often resulted in very bad
69 * transmission performace - below 1kBytes/s.
70 *
71 */
wdenk0260cd62004-01-02 15:01:32 +000072
73#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070074#include <cpu_func.h>
Marek Vasut77676d52020-04-12 21:20:31 +020075#include <linux/types.h>
wdenk0260cd62004-01-02 15:01:32 +000076#include <malloc.h>
77#include <net.h>
Ben Warren65b86232008-08-31 21:41:08 -070078#include <netdev.h>
wdenk0260cd62004-01-02 15:01:32 +000079#include <asm/io.h>
80#include <pci.h>
81
Shinya Kuribayashifad82ef2008-01-16 16:11:14 +090082#define RTL_TIMEOUT 100000
wdenk0260cd62004-01-02 15:01:32 +000083
Marek Vasut278734b2020-04-12 23:01:45 +020084/* PCI Tuning Parameters */
85/* Threshold is bytes transferred to chip before transmission starts. */
wdenkbc01dd52004-01-02 16:05:07 +000086#define TX_FIFO_THRESH 256 /* In bytes, rounded down to 32 byte units. */
87#define RX_FIFO_THRESH 4 /* Rx buffer level before first PCI xfer. */
88#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 bytes */
89#define TX_DMA_BURST 4 /* Calculate as 16<<val. */
90#define NUM_TX_DESC 4 /* Number of Tx descriptor registers. */
wdenk0260cd62004-01-02 15:01:32 +000091#define TX_BUF_SIZE ETH_FRAME_LEN /* FCS is added by the chip */
92#define RX_BUF_LEN_IDX 0 /* 0, 1, 2 is allowed - 8,16,32K rx buffer */
93#define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
94
Wolfgang Denkd7bffbc2011-11-05 05:13:03 +000095#define DEBUG_TX 0 /* set to 1 to enable debug code */
96#define DEBUG_RX 0 /* set to 1 to enable debug code */
wdenk0260cd62004-01-02 15:01:32 +000097
wdenkbc01dd52004-01-02 16:05:07 +000098#define bus_to_phys(a) pci_mem_to_phys((pci_dev_t)dev->priv, a)
99#define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a)
wdenk0260cd62004-01-02 15:01:32 +0000100
101/* Symbolic offsets to registers. */
Marek Vasut230d9822020-04-12 20:47:26 +0200102/* Ethernet hardware address. */
103#define RTL_REG_MAC0 0x00
104/* Multicast filter. */
105#define RTL_REG_MAR0 0x08
106/* Transmit status (four 32bit registers). */
107#define RTL_REG_TXSTATUS0 0x10
108/* Tx descriptors (also four 32bit). */
109#define RTL_REG_TXADDR0 0x20
110#define RTL_REG_RXBUF 0x30
111#define RTL_REG_RXEARLYCNT 0x34
112#define RTL_REG_RXEARLYSTATUS 0x36
113#define RTL_REG_CHIPCMD 0x37
114#define RTL_REG_CHIPCMD_CMDRESET BIT(4)
115#define RTL_REG_CHIPCMD_CMDRXENB BIT(3)
116#define RTL_REG_CHIPCMD_CMDTXENB BIT(2)
117#define RTL_REG_CHIPCMD_RXBUFEMPTY BIT(0)
118#define RTL_REG_RXBUFPTR 0x38
119#define RTL_REG_RXBUFADDR 0x3A
120#define RTL_REG_INTRMASK 0x3C
121#define RTL_REG_INTRSTATUS 0x3E
122#define RTL_REG_INTRSTATUS_PCIERR BIT(15)
123#define RTL_REG_INTRSTATUS_PCSTIMEOUT BIT(14)
124#define RTL_REG_INTRSTATUS_CABLELENCHANGE BIT(13)
125#define RTL_REG_INTRSTATUS_RXFIFOOVER BIT(6)
126#define RTL_REG_INTRSTATUS_RXUNDERRUN BIT(5)
127#define RTL_REG_INTRSTATUS_RXOVERFLOW BIT(4)
128#define RTL_REG_INTRSTATUS_TXERR BIT(3)
129#define RTL_REG_INTRSTATUS_TXOK BIT(2)
130#define RTL_REG_INTRSTATUS_RXERR BIT(1)
131#define RTL_REG_INTRSTATUS_RXOK BIT(0)
132#define RTL_REG_TXCONFIG 0x40
133#define RTL_REG_RXCONFIG 0x44
134#define RTL_REG_RXCONFIG_RXCFGWRAP BIT(7)
135#define RTL_REG_RXCONFIG_ACCEPTERR BIT(5)
136#define RTL_REG_RXCONFIG_ACCEPTRUNT BIT(4)
137#define RTL_REG_RXCONFIG_ACCEPTBROADCAST BIT(3)
138#define RTL_REG_RXCONFIG_ACCEPTMULTICAST BIT(2)
139#define RTL_REG_RXCONFIG_ACCEPTMYPHYS BIT(1)
140#define RTL_REG_RXCONFIG_ACCEPTALLPHYS BIT(0)
141/* general-purpose counter. */
142#define RTL_REG_TIMER 0x48
143/* 24 bits valid, write clears. */
144#define RTL_REG_RXMISSED 0x4C
145#define RTL_REG_CFG9346 0x50
146#define RTL_REG_CONFIG0 0x51
147#define RTL_REG_CONFIG1 0x52
148/* intr if gp counter reaches this value */
149#define RTL_REG_TIMERINTRREG 0x54
150#define RTL_REG_MEDIASTATUS 0x58
151#define RTL_REG_MEDIASTATUS_MSRTXFLOWENABLE BIT(7)
152#define RTL_REG_MEDIASTATUS_MSRRXFLOWENABLE BIT(6)
153#define RTL_REG_MEDIASTATUS_MSRSPEED10 BIT(3)
154#define RTL_REG_MEDIASTATUS_MSRLINKFAIL BIT(2)
155#define RTL_REG_MEDIASTATUS_MSRRXPAUSEFLAG BIT(1)
156#define RTL_REG_MEDIASTATUS_MSRTXPAUSEFLAG BIT(0)
157#define RTL_REG_CONFIG3 0x59
158#define RTL_REG_MULTIINTR 0x5C
159/* revision of the RTL8139 chip */
160#define RTL_REG_REVISIONID 0x5E
161#define RTL_REG_TXSUMMARY 0x60
162#define RTL_REG_MII_BMCR 0x62
163#define RTL_REG_MII_BMSR 0x64
164#define RTL_REG_NWAYADVERT 0x66
165#define RTL_REG_NWAYLPAR 0x68
166#define RTL_REG_NWAYEXPANSION 0x6A
167#define RTL_REG_DISCONNECTCNT 0x6C
168#define RTL_REG_FALSECARRIERCNT 0x6E
169#define RTL_REG_NWAYTESTREG 0x70
170/* packet received counter */
171#define RTL_REG_RXCNT 0x72
172/* chip status and configuration register */
173#define RTL_REG_CSCR 0x74
174#define RTL_REG_PHYPARM1 0x78
175#define RTL_REG_TWISTERPARM 0x7c
176/* undocumented */
177#define RTL_REG_PHYPARM2 0x80
178/*
179 * from 0x84 onwards are a number of power management/wakeup frame
180 * definitions we will probably never need to know about.
181 */
wdenk0260cd62004-01-02 15:01:32 +0000182
Marek Vasut230d9822020-04-12 20:47:26 +0200183#define RTL_STS_RXMULTICAST BIT(15)
184#define RTL_STS_RXPHYSICAL BIT(14)
185#define RTL_STS_RXBROADCAST BIT(13)
186#define RTL_STS_RXBADSYMBOL BIT(5)
187#define RTL_STS_RXRUNT BIT(4)
188#define RTL_STS_RXTOOLONG BIT(3)
189#define RTL_STS_RXCRCERR BIT(2)
190#define RTL_STS_RXBADALIGN BIT(1)
191#define RTL_STS_RXSTATUSOK BIT(0)
wdenk0260cd62004-01-02 15:01:32 +0000192
193static int ioaddr;
Marek Vasut278734b2020-04-12 23:01:45 +0200194static unsigned int cur_rx, cur_tx;
wdenk0260cd62004-01-02 15:01:32 +0000195
196/* The RTL8139 can only transmit from a contiguous, aligned memory block. */
Marek Vasut278734b2020-04-12 23:01:45 +0200197static unsigned char tx_buffer[TX_BUF_SIZE] __aligned(4);
198static unsigned char rx_ring[RX_BUF_LEN + 16] __aligned(4);
wdenk0260cd62004-01-02 15:01:32 +0000199
Marek Vasut278734b2020-04-12 23:01:45 +0200200static int rtl8139_init(struct eth_device *dev, bd_t *bis);
Marek Vasut298b3de2020-04-12 21:28:30 +0200201static int rtl8139_read_eeprom(unsigned int location, unsigned int addr_len);
Marek Vasuta51de2b2020-04-12 21:41:56 +0200202static void rtl8139_reset(struct eth_device *dev);
Marek Vasutfbead9a2020-04-12 22:40:45 +0200203static int rtl8139_send(struct eth_device *dev, void *packet, int length);
Marek Vasut60992ef2020-04-12 22:43:16 +0200204static int rtl8139_recv(struct eth_device *dev);
Marek Vasut111bcae2020-04-12 22:55:40 +0200205static void rtl8139_stop(struct eth_device *dev);
Chris Packhama55ef7f2018-11-26 21:00:29 +1300206static int rtl_bcast_addr(struct eth_device *dev, const u8 *bcast_mac, int join)
Wolfgang Denk627f5c32007-08-14 09:47:27 +0200207{
Marek Vasut278734b2020-04-12 23:01:45 +0200208 return 0;
Wolfgang Denk627f5c32007-08-14 09:47:27 +0200209}
wdenk0260cd62004-01-02 15:01:32 +0000210
211static struct pci_device_id supported[] = {
Marek Vasut278734b2020-04-12 23:01:45 +0200212 { PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139 },
213 { PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_8139 },
214 { }
wdenk0260cd62004-01-02 15:01:32 +0000215};
216
217int rtl8139_initialize(bd_t *bis)
218{
wdenk0260cd62004-01-02 15:01:32 +0000219 struct eth_device *dev;
Marek Vasut278734b2020-04-12 23:01:45 +0200220 int card_number = 0;
221 pci_dev_t devno;
222 int idx = 0;
wdenk0260cd62004-01-02 15:01:32 +0000223 u32 iobase;
wdenk0260cd62004-01-02 15:01:32 +0000224
Marek Vasut278734b2020-04-12 23:01:45 +0200225 while (1) {
wdenk0260cd62004-01-02 15:01:32 +0000226 /* Find RTL8139 */
Marek Vasut278734b2020-04-12 23:01:45 +0200227 devno = pci_find_devices(supported, idx++);
228 if (devno < 0)
wdenk0260cd62004-01-02 15:01:32 +0000229 break;
230
231 pci_read_config_dword(devno, PCI_BASE_ADDRESS_1, &iobase);
232 iobase &= ~0xf;
233
Marek Vasut278734b2020-04-12 23:01:45 +0200234 debug("rtl8139: REALTEK RTL8139 @0x%x\n", iobase);
wdenk0260cd62004-01-02 15:01:32 +0000235
Marek Vasut278734b2020-04-12 23:01:45 +0200236 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsu80f91652010-10-19 14:03:39 +0900237 if (!dev) {
238 printf("Can not allocate memory of rtl8139\n");
239 break;
240 }
241 memset(dev, 0, sizeof(*dev));
wdenk0260cd62004-01-02 15:01:32 +0000242
Marek Vasut278734b2020-04-12 23:01:45 +0200243 sprintf(dev->name, "RTL8139#%d", card_number);
wdenk0260cd62004-01-02 15:01:32 +0000244
Marek Vasut278734b2020-04-12 23:01:45 +0200245 dev->priv = (void *)devno;
wdenk0260cd62004-01-02 15:01:32 +0000246 dev->iobase = (int)bus_to_phys(iobase);
Marek Vasut278734b2020-04-12 23:01:45 +0200247 dev->init = rtl8139_init;
Marek Vasut111bcae2020-04-12 22:55:40 +0200248 dev->halt = rtl8139_stop;
Marek Vasutfbead9a2020-04-12 22:40:45 +0200249 dev->send = rtl8139_send;
Marek Vasut60992ef2020-04-12 22:43:16 +0200250 dev->recv = rtl8139_recv;
David Updegraff7280da72007-06-11 10:41:07 -0500251 dev->mcast = rtl_bcast_addr;
wdenk0260cd62004-01-02 15:01:32 +0000252
Marek Vasut278734b2020-04-12 23:01:45 +0200253 eth_register(dev);
wdenk0260cd62004-01-02 15:01:32 +0000254
255 card_number++;
256
Marek Vasut278734b2020-04-12 23:01:45 +0200257 pci_write_config_byte(devno, PCI_LATENCY_TIMER, 0x20);
wdenk0260cd62004-01-02 15:01:32 +0000258
Marek Vasut278734b2020-04-12 23:01:45 +0200259 udelay(10 * 1000);
wdenk0260cd62004-01-02 15:01:32 +0000260 }
261
262 return card_number;
263}
264
Marek Vasut278734b2020-04-12 23:01:45 +0200265static int rtl8139_init(struct eth_device *dev, bd_t *bis)
wdenk0260cd62004-01-02 15:01:32 +0000266{
wdenk0260cd62004-01-02 15:01:32 +0000267 unsigned short *ap = (unsigned short *)dev->enetaddr;
Marek Vasut278734b2020-04-12 23:01:45 +0200268 int addr_len, i;
269 u8 reg;
wdenk0260cd62004-01-02 15:01:32 +0000270
271 ioaddr = dev->iobase;
272
273 /* Bring the chip out of low-power mode. */
Marek Vasut230d9822020-04-12 20:47:26 +0200274 outb(0x00, ioaddr + RTL_REG_CONFIG1);
wdenk0260cd62004-01-02 15:01:32 +0000275
Marek Vasut278734b2020-04-12 23:01:45 +0200276 addr_len = rtl8139_read_eeprom(0, 8) == 0x8129 ? 8 : 6;
wdenk0260cd62004-01-02 15:01:32 +0000277 for (i = 0; i < 3; i++)
Marek Vasut278734b2020-04-12 23:01:45 +0200278 *ap++ = le16_to_cpu(rtl8139_read_eeprom(i + 7, addr_len));
wdenk0260cd62004-01-02 15:01:32 +0000279
Marek Vasuta51de2b2020-04-12 21:41:56 +0200280 rtl8139_reset(dev);
wdenk0260cd62004-01-02 15:01:32 +0000281
Marek Vasut278734b2020-04-12 23:01:45 +0200282 reg = inb(ioaddr + RTL_REG_MEDIASTATUS);
283 if (reg & RTL_REG_MEDIASTATUS_MSRLINKFAIL) {
wdenk0260cd62004-01-02 15:01:32 +0000284 printf("Cable not connected or other link failure\n");
Marek Vasut278734b2020-04-12 23:01:45 +0200285 return -1;
wdenk0260cd62004-01-02 15:01:32 +0000286 }
287
Ben Warrende9fcb52008-01-09 18:15:53 -0500288 return 0;
wdenk0260cd62004-01-02 15:01:32 +0000289}
290
291/* Serial EEPROM section. */
292
293/* EEPROM_Ctrl bits. */
wdenkbc01dd52004-01-02 16:05:07 +0000294#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
295#define EE_CS 0x08 /* EEPROM chip select. */
296#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
297#define EE_WRITE_0 0x00
298#define EE_WRITE_1 0x02
299#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
wdenk0260cd62004-01-02 15:01:32 +0000300#define EE_ENB (0x80 | EE_CS)
301
wdenk0260cd62004-01-02 15:01:32 +0000302/* The EEPROM commands include the alway-set leading bit. */
Marek Vasut230d9822020-04-12 20:47:26 +0200303#define EE_WRITE_CMD 5
304#define EE_READ_CMD 6
305#define EE_ERASE_CMD 7
wdenk0260cd62004-01-02 15:01:32 +0000306
Marek Vasut77676d52020-04-12 21:20:31 +0200307static void rtl8139_eeprom_delay(uintptr_t regbase)
308{
309 /*
310 * Delay between EEPROM clock transitions.
311 * No extra delay is needed with 33MHz PCI, but 66MHz may change this.
312 */
313 inl(regbase + RTL_REG_CFG9346);
314}
315
Marek Vasut298b3de2020-04-12 21:28:30 +0200316static int rtl8139_read_eeprom(unsigned int location, unsigned int addr_len)
wdenk0260cd62004-01-02 15:01:32 +0000317{
Marek Vasut298b3de2020-04-12 21:28:30 +0200318 unsigned int read_cmd = location | (EE_READ_CMD << addr_len);
319 uintptr_t ee_addr = ioaddr + RTL_REG_CFG9346;
wdenk0260cd62004-01-02 15:01:32 +0000320 unsigned int retval = 0;
Marek Vasut298b3de2020-04-12 21:28:30 +0200321 u8 dataval;
322 int i;
wdenk0260cd62004-01-02 15:01:32 +0000323
324 outb(EE_ENB & ~EE_CS, ee_addr);
325 outb(EE_ENB, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200326 rtl8139_eeprom_delay(ioaddr);
wdenk0260cd62004-01-02 15:01:32 +0000327
328 /* Shift the read command bits out. */
329 for (i = 4 + addr_len; i >= 0; i--) {
Marek Vasut298b3de2020-04-12 21:28:30 +0200330 dataval = (read_cmd & BIT(i)) ? EE_DATA_WRITE : 0;
wdenk0260cd62004-01-02 15:01:32 +0000331 outb(EE_ENB | dataval, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200332 rtl8139_eeprom_delay(ioaddr);
wdenk0260cd62004-01-02 15:01:32 +0000333 outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200334 rtl8139_eeprom_delay(ioaddr);
wdenk0260cd62004-01-02 15:01:32 +0000335 }
Marek Vasut298b3de2020-04-12 21:28:30 +0200336
wdenk0260cd62004-01-02 15:01:32 +0000337 outb(EE_ENB, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200338 rtl8139_eeprom_delay(ioaddr);
wdenk0260cd62004-01-02 15:01:32 +0000339
340 for (i = 16; i > 0; i--) {
341 outb(EE_ENB | EE_SHIFT_CLK, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200342 rtl8139_eeprom_delay(ioaddr);
Marek Vasut298b3de2020-04-12 21:28:30 +0200343 retval <<= 1;
344 retval |= inb(ee_addr) & EE_DATA_READ;
wdenk0260cd62004-01-02 15:01:32 +0000345 outb(EE_ENB, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200346 rtl8139_eeprom_delay(ioaddr);
wdenk0260cd62004-01-02 15:01:32 +0000347 }
348
349 /* Terminate the EEPROM access. */
350 outb(~EE_CS, ee_addr);
Marek Vasut77676d52020-04-12 21:20:31 +0200351 rtl8139_eeprom_delay(ioaddr);
Marek Vasut298b3de2020-04-12 21:28:30 +0200352
wdenk0260cd62004-01-02 15:01:32 +0000353 return retval;
354}
355
356static const unsigned int rtl8139_rx_config =
357 (RX_BUF_LEN_IDX << 11) |
358 (RX_FIFO_THRESH << 13) |
359 (RX_DMA_BURST << 8);
360
Marek Vasute07aa6d2020-04-12 21:35:12 +0200361static void rtl8139_set_rx_mode(struct eth_device *dev)
362{
wdenk0260cd62004-01-02 15:01:32 +0000363 /* !IFF_PROMISC */
Marek Vasute07aa6d2020-04-12 21:35:12 +0200364 unsigned int rx_mode = RTL_REG_RXCONFIG_ACCEPTBROADCAST |
365 RTL_REG_RXCONFIG_ACCEPTMULTICAST |
366 RTL_REG_RXCONFIG_ACCEPTMYPHYS;
wdenk0260cd62004-01-02 15:01:32 +0000367
Marek Vasut230d9822020-04-12 20:47:26 +0200368 outl(rtl8139_rx_config | rx_mode, ioaddr + RTL_REG_RXCONFIG);
wdenk0260cd62004-01-02 15:01:32 +0000369
Marek Vasute07aa6d2020-04-12 21:35:12 +0200370 outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 0);
371 outl(0xffffffff, ioaddr + RTL_REG_MAR0 + 4);
wdenk0260cd62004-01-02 15:01:32 +0000372}
373
Marek Vasut0b9aab82020-04-12 22:58:27 +0200374static void rtl8139_hw_reset(struct eth_device *dev)
wdenk0260cd62004-01-02 15:01:32 +0000375{
Marek Vasuta51de2b2020-04-12 21:41:56 +0200376 u8 reg;
wdenk0260cd62004-01-02 15:01:32 +0000377 int i;
378
Marek Vasut230d9822020-04-12 20:47:26 +0200379 outb(RTL_REG_CHIPCMD_CMDRESET, ioaddr + RTL_REG_CHIPCMD);
wdenk0260cd62004-01-02 15:01:32 +0000380
wdenk0260cd62004-01-02 15:01:32 +0000381 /* Give the chip 10ms to finish the reset. */
Marek Vasuta51de2b2020-04-12 21:41:56 +0200382 for (i = 0; i < 100; i++) {
383 reg = inb(ioaddr + RTL_REG_CHIPCMD);
384 if (!(reg & RTL_REG_CHIPCMD_CMDRESET))
Marek Vasut230d9822020-04-12 20:47:26 +0200385 break;
Marek Vasuta51de2b2020-04-12 21:41:56 +0200386
387 udelay(100);
wdenk0260cd62004-01-02 15:01:32 +0000388 }
Marek Vasut0b9aab82020-04-12 22:58:27 +0200389}
390
391static void rtl8139_reset(struct eth_device *dev)
392{
393 int i;
394
395 cur_rx = 0;
396 cur_tx = 0;
wdenk0260cd62004-01-02 15:01:32 +0000397
Marek Vasut0b9aab82020-04-12 22:58:27 +0200398 rtl8139_hw_reset(dev);
wdenk0260cd62004-01-02 15:01:32 +0000399
400 for (i = 0; i < ETH_ALEN; i++)
Marek Vasut230d9822020-04-12 20:47:26 +0200401 outb(dev->enetaddr[i], ioaddr + RTL_REG_MAC0 + i);
wdenk0260cd62004-01-02 15:01:32 +0000402
403 /* Must enable Tx/Rx before setting transfer thresholds! */
Marek Vasut230d9822020-04-12 20:47:26 +0200404 outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB,
Marek Vasuta51de2b2020-04-12 21:41:56 +0200405 ioaddr + RTL_REG_CHIPCMD);
406
Marek Vasut6e61bf52020-04-12 21:30:38 +0200407 /* accept no frames yet! */
408 outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG);
Marek Vasuta51de2b2020-04-12 21:41:56 +0200409 outl((TX_DMA_BURST << 8) | 0x03000000, ioaddr + RTL_REG_TXCONFIG);
wdenk0260cd62004-01-02 15:01:32 +0000410
Marek Vasuta51de2b2020-04-12 21:41:56 +0200411 /*
412 * The Linux driver changes RTL_REG_CONFIG1 here to use a different
413 * LED pattern for half duplex or full/autodetect duplex (for
414 * full/autodetect, the outputs are TX/RX, Link10/100, FULL, while
415 * for half duplex it uses TX/RX, Link100, Link10). This is messy,
416 * because it doesn't match the inscription on the mounting bracket.
417 * It should not be changed from the configuration EEPROM default,
418 * because the card manufacturer should have set that to match the
419 * card.
420 */
421 debug_cond(DEBUG_RX, "rx ring address is %p\n", rx_ring);
wdenk0260cd62004-01-02 15:01:32 +0000422
Shinya Kuribayashiec450fe2008-01-16 16:12:26 +0900423 flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
Marek Vasut230d9822020-04-12 20:47:26 +0200424 outl(phys_to_bus((int)rx_ring), ioaddr + RTL_REG_RXBUF);
wdenk0260cd62004-01-02 15:01:32 +0000425
Marek Vasuta51de2b2020-04-12 21:41:56 +0200426 /*
427 * If we add multicast support, the RTL_REG_MAR0 register would have
428 * to be initialized to 0xffffffffffffffff (two 32 bit accesses).
429 * Etherboot only needs broadcast (for ARP/RARP/BOOTP/DHCP) and
430 * unicast.
431 */
Marek Vasut230d9822020-04-12 20:47:26 +0200432 outb(RTL_REG_CHIPCMD_CMDRXENB | RTL_REG_CHIPCMD_CMDTXENB,
Marek Vasuta51de2b2020-04-12 21:41:56 +0200433 ioaddr + RTL_REG_CHIPCMD);
wdenk0260cd62004-01-02 15:01:32 +0000434
Marek Vasut230d9822020-04-12 20:47:26 +0200435 outl(rtl8139_rx_config, ioaddr + RTL_REG_RXCONFIG);
wdenk0260cd62004-01-02 15:01:32 +0000436
437 /* Start the chip's Tx and Rx process. */
Marek Vasut230d9822020-04-12 20:47:26 +0200438 outl(0, ioaddr + RTL_REG_RXMISSED);
wdenk0260cd62004-01-02 15:01:32 +0000439
Marek Vasute07aa6d2020-04-12 21:35:12 +0200440 rtl8139_set_rx_mode(dev);
wdenk0260cd62004-01-02 15:01:32 +0000441
442 /* Disable all known interrupts by setting the interrupt mask. */
Marek Vasut230d9822020-04-12 20:47:26 +0200443 outw(0, ioaddr + RTL_REG_INTRMASK);
wdenk0260cd62004-01-02 15:01:32 +0000444}
445
Marek Vasutfbead9a2020-04-12 22:40:45 +0200446static int rtl8139_send(struct eth_device *dev, void *packet, int length)
wdenk0260cd62004-01-02 15:01:32 +0000447{
wdenk0260cd62004-01-02 15:01:32 +0000448 unsigned int len = length;
Marek Vasutfbead9a2020-04-12 22:40:45 +0200449 unsigned long txstatus;
450 unsigned int status;
Shinya Kuribayashifad82ef2008-01-16 16:11:14 +0900451 int i = 0;
wdenk0260cd62004-01-02 15:01:32 +0000452
453 ioaddr = dev->iobase;
454
Marek Vasutfbead9a2020-04-12 22:40:45 +0200455 memcpy(tx_buffer, packet, length);
wdenk0260cd62004-01-02 15:01:32 +0000456
Wolfgang Denkd7bffbc2011-11-05 05:13:03 +0000457 debug_cond(DEBUG_TX, "sending %d bytes\n", len);
wdenk0260cd62004-01-02 15:01:32 +0000458
Marek Vasutfbead9a2020-04-12 22:40:45 +0200459 /*
460 * Note: RTL8139 doesn't auto-pad, send minimum payload (another 4
461 * bytes are sent automatically for the FCS, totalling to 64 bytes).
462 */
463 while (len < ETH_ZLEN)
wdenk0260cd62004-01-02 15:01:32 +0000464 tx_buffer[len++] = '\0';
wdenk0260cd62004-01-02 15:01:32 +0000465
Shinya Kuribayashiec450fe2008-01-16 16:12:26 +0900466 flush_cache((unsigned long)tx_buffer, length);
Marek Vasutfbead9a2020-04-12 22:40:45 +0200467 outl(phys_to_bus((unsigned long)tx_buffer),
468 ioaddr + RTL_REG_TXADDR0 + cur_tx * 4);
469 outl(((TX_FIFO_THRESH << 11) & 0x003f0000) | len,
470 ioaddr + RTL_REG_TXSTATUS0 + cur_tx * 4);
wdenk0260cd62004-01-02 15:01:32 +0000471
wdenk0260cd62004-01-02 15:01:32 +0000472 do {
Marek Vasut230d9822020-04-12 20:47:26 +0200473 status = inw(ioaddr + RTL_REG_INTRSTATUS);
474 /*
475 * Only acknlowledge interrupt sources we can properly
476 * handle here - the RTL_REG_INTRSTATUS_RXOVERFLOW/
477 * RTL_REG_INTRSTATUS_RXFIFOOVER MUST be handled in the
Marek Vasut60992ef2020-04-12 22:43:16 +0200478 * rtl8139_recv() function.
Marek Vasut230d9822020-04-12 20:47:26 +0200479 */
Marek Vasutfbead9a2020-04-12 22:40:45 +0200480 status &= RTL_REG_INTRSTATUS_TXOK | RTL_REG_INTRSTATUS_TXERR |
481 RTL_REG_INTRSTATUS_PCIERR;
482 outw(status, ioaddr + RTL_REG_INTRSTATUS);
483 if (status)
Marek Vasut230d9822020-04-12 20:47:26 +0200484 break;
Marek Vasutfbead9a2020-04-12 22:40:45 +0200485
Shinya Kuribayashifad82ef2008-01-16 16:11:14 +0900486 udelay(10);
487 } while (i++ < RTL_TIMEOUT);
wdenk0260cd62004-01-02 15:01:32 +0000488
Marek Vasutfbead9a2020-04-12 22:40:45 +0200489 txstatus = inl(ioaddr + RTL_REG_TXSTATUS0 + cur_tx * 4);
wdenk0260cd62004-01-02 15:01:32 +0000490
Marek Vasutfbead9a2020-04-12 22:40:45 +0200491 if (!(status & RTL_REG_INTRSTATUS_TXOK)) {
Wolfgang Denkd7bffbc2011-11-05 05:13:03 +0000492 debug_cond(DEBUG_TX,
Marek Vasutfbead9a2020-04-12 22:40:45 +0200493 "tx timeout/error (%d usecs), status %hX txstatus %lX\n",
494 10 * i, status, txstatus);
Wolfgang Denkd7bffbc2011-11-05 05:13:03 +0000495
Marek Vasuta51de2b2020-04-12 21:41:56 +0200496 rtl8139_reset(dev);
wdenk0260cd62004-01-02 15:01:32 +0000497
498 return 0;
499 }
Marek Vasutfbead9a2020-04-12 22:40:45 +0200500
501 cur_tx = (cur_tx + 1) % NUM_TX_DESC;
502
503 debug_cond(DEBUG_TX, "tx done, status %hX txstatus %lX\n",
504 status, txstatus);
505
506 return length;
wdenk0260cd62004-01-02 15:01:32 +0000507}
508
Marek Vasut60992ef2020-04-12 22:43:16 +0200509static int rtl8139_recv(struct eth_device *dev)
wdenk0260cd62004-01-02 15:01:32 +0000510{
Marek Vasut60992ef2020-04-12 22:43:16 +0200511 const unsigned int rxstat = RTL_REG_INTRSTATUS_RXFIFOOVER |
512 RTL_REG_INTRSTATUS_RXOVERFLOW |
513 RTL_REG_INTRSTATUS_RXOK;
wdenk0260cd62004-01-02 15:01:32 +0000514 unsigned int rx_size, rx_status;
Marek Vasut60992ef2020-04-12 22:43:16 +0200515 unsigned int ring_offs;
516 unsigned int status;
517 int length = 0;
wdenk0260cd62004-01-02 15:01:32 +0000518
519 ioaddr = dev->iobase;
520
Marek Vasut60992ef2020-04-12 22:43:16 +0200521 if (inb(ioaddr + RTL_REG_CHIPCMD) & RTL_REG_CHIPCMD_RXBUFEMPTY)
wdenk0260cd62004-01-02 15:01:32 +0000522 return 0;
wdenk0260cd62004-01-02 15:01:32 +0000523
Marek Vasut230d9822020-04-12 20:47:26 +0200524 status = inw(ioaddr + RTL_REG_INTRSTATUS);
wdenk0260cd62004-01-02 15:01:32 +0000525 /* See below for the rest of the interrupt acknowledges. */
Marek Vasut60992ef2020-04-12 22:43:16 +0200526 outw(status & ~rxstat, ioaddr + RTL_REG_INTRSTATUS);
wdenk0260cd62004-01-02 15:01:32 +0000527
Marek Vasut60992ef2020-04-12 22:43:16 +0200528 debug_cond(DEBUG_RX, "%s: int %hX ", __func__, status);
wdenk0260cd62004-01-02 15:01:32 +0000529
530 ring_offs = cur_rx % RX_BUF_LEN;
Shinya Kuribayashiec450fe2008-01-16 16:12:26 +0900531 /* ring_offs is guaranteed being 4-byte aligned */
Shinya Kuribayashia466d552008-01-16 16:13:31 +0900532 rx_status = le32_to_cpu(*(unsigned int *)(rx_ring + ring_offs));
wdenk0260cd62004-01-02 15:01:32 +0000533 rx_size = rx_status >> 16;
534 rx_status &= 0xffff;
535
Marek Vasut230d9822020-04-12 20:47:26 +0200536 if ((rx_status & (RTL_STS_RXBADSYMBOL | RTL_STS_RXRUNT |
537 RTL_STS_RXTOOLONG | RTL_STS_RXCRCERR |
538 RTL_STS_RXBADALIGN)) ||
Marek Vasut60992ef2020-04-12 22:43:16 +0200539 (rx_size < ETH_ZLEN) ||
540 (rx_size > ETH_FRAME_LEN + 4)) {
wdenk0260cd62004-01-02 15:01:32 +0000541 printf("rx error %hX\n", rx_status);
Marek Vasut60992ef2020-04-12 22:43:16 +0200542 /* this clears all interrupts still pending */
543 rtl8139_reset(dev);
wdenk0260cd62004-01-02 15:01:32 +0000544 return 0;
545 }
546
547 /* Received a good packet */
548 length = rx_size - 4; /* no one cares about the FCS */
Marek Vasut60992ef2020-04-12 22:43:16 +0200549 if (ring_offs + 4 + rx_size - 4 > RX_BUF_LEN) {
wdenk0260cd62004-01-02 15:01:32 +0000550 unsigned char rxdata[RX_BUF_LEN];
Marek Vasut60992ef2020-04-12 22:43:16 +0200551 int semi_count = RX_BUF_LEN - ring_offs - 4;
wdenk0260cd62004-01-02 15:01:32 +0000552
553 memcpy(rxdata, rx_ring + ring_offs + 4, semi_count);
Marek Vasut60992ef2020-04-12 22:43:16 +0200554 memcpy(&rxdata[semi_count], rx_ring,
555 rx_size - 4 - semi_count);
wdenk0260cd62004-01-02 15:01:32 +0000556
Joe Hershberger9f09a362015-04-08 01:41:06 -0500557 net_process_received_packet(rxdata, length);
Wolfgang Denkd7bffbc2011-11-05 05:13:03 +0000558 debug_cond(DEBUG_RX, "rx packet %d+%d bytes",
Marek Vasut60992ef2020-04-12 22:43:16 +0200559 semi_count, rx_size - 4 - semi_count);
wdenk0260cd62004-01-02 15:01:32 +0000560 } else {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500561 net_process_received_packet(rx_ring + ring_offs + 4, length);
Marek Vasut60992ef2020-04-12 22:43:16 +0200562 debug_cond(DEBUG_RX, "rx packet %d bytes", rx_size - 4);
wdenk0260cd62004-01-02 15:01:32 +0000563 }
Shinya Kuribayashiec450fe2008-01-16 16:12:26 +0900564 flush_cache((unsigned long)rx_ring, RX_BUF_LEN);
wdenk0260cd62004-01-02 15:01:32 +0000565
Marek Vasut60992ef2020-04-12 22:43:16 +0200566 cur_rx = ROUND(cur_rx + rx_size + 4, 4);
Marek Vasut230d9822020-04-12 20:47:26 +0200567 outw(cur_rx - 16, ioaddr + RTL_REG_RXBUFPTR);
Marek Vasut60992ef2020-04-12 22:43:16 +0200568 /*
569 * See RTL8139 Programming Guide V0.1 for the official handling of
570 * Rx overflow situations. The document itself contains basically
571 * no usable information, except for a few exception handling rules.
572 */
573 outw(status & rxstat, ioaddr + RTL_REG_INTRSTATUS);
574
wdenk0260cd62004-01-02 15:01:32 +0000575 return length;
576}
577
Marek Vasut111bcae2020-04-12 22:55:40 +0200578static void rtl8139_stop(struct eth_device *dev)
wdenk0260cd62004-01-02 15:01:32 +0000579{
wdenkbc01dd52004-01-02 16:05:07 +0000580 ioaddr = dev->iobase;
581
Marek Vasut0b9aab82020-04-12 22:58:27 +0200582 rtl8139_hw_reset(dev);
wdenk0260cd62004-01-02 15:01:32 +0000583}