blob: 12edfdd68db0ca0f6129b0749caa00300d1a2bd5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16
17#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080018#ifndef CONFIG_SDCARD
Simon Glass72cc5382022-10-20 18:22:39 -060019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080020#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
21#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080022#define RESET_VECTOR_OFFSET 0x27FFC
23#define BOOT_PAGE_OFFSET 0x27000
24
25#ifdef CONFIG_SDCARD
26#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080027#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
28#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
29#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
30#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080031#endif
32
Chunhe Lan66cba6b2015-03-20 17:08:54 +080033#endif
34#endif /* CONFIG_RAMBOOT_PBL */
35
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080036/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080037
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080038#ifndef CONFIG_RESET_VECTOR_ADDRESS
39#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
40#endif
41
York Sunfe845072016-12-28 08:43:45 -080042#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080043
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080044/*
45 * These can be toggled for performance analysis, otherwise use default.
46 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080047#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080048#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
49#endif
50
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080051/*
52 * Config the L3 Cache as L3 SRAM
53 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080054#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050055#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080056
57#define CONFIG_SYS_DCSRBAR 0xf0000000
58#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
59
60/*
61 * DDR Setup
62 */
63#define CONFIG_VERY_BIG_RAM
64#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
65#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
66
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080067/*
68 * IFC Definitions
69 */
70#define CONFIG_SYS_FLASH_BASE 0xe0000000
71#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
72
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080073#define CONFIG_HWCONFIG
74
75/* define to use L1 as initial stack */
76#define CONFIG_L1_INIT_RAM
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080077#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
78#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -070079#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080080/* The assembler doesn't like typecast */
81#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
82 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
83 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
84#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
85
Tom Rini55f37562022-05-24 14:14:02 -040086#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080087
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080088/* Serial Port - controlled on board with jumper J8
89 * open - index 2
90 * shorted - index 1
91 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080092#define CONFIG_SYS_NS16550_SERIAL
93#define CONFIG_SYS_NS16550_REG_SIZE 1
94#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
95
96#define CONFIG_SYS_BAUDRATE_TABLE \
97 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
98
99#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
100#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
101#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
102#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
103
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800104/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800105
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800106/*
107 * General PCI
108 * Memory space is mapped 1-1, but I/O space must start from 0.
109 */
110
111/* controller 1, direct to uli, tgtid 3, Base address 20000 */
112#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800113#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800115#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800116
117/* controller 2, Slot 2, tgtid 2, Base address 201000 */
118#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800119#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800120#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800121#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800122
123/* controller 3, Slot 1, tgtid 1, Base address 202000 */
124#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800125#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800126#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800127#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800128
129/* controller 4, Base address 203000 */
130#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
131#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800132#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800133
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800134/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800135 * Miscellaneous configurable options
136 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800137
138/*
139 * For booting Linux, the board info and command line data
140 * have to be in the first 64 MB of memory, since this is
141 * the maximum mapped by the Linux kernel during initialization.
142 */
143#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800144
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800145/*
146 * Environment Configuration
147 */
148#define CONFIG_ROOTPATH "/opt/nfsroot"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800149#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
150
Tom Rini9aed2af2021-08-19 14:29:00 -0400151#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800152 "setenv bootargs config-addr=0x60000000; " \
153 "bootm 0x01000000 - 0x00f00000"
154
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800155/*
156 * DDR Setup
157 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158#define SPD_EEPROM_ADDRESS1 0x52
159#define SPD_EEPROM_ADDRESS2 0x54
160#define SPD_EEPROM_ADDRESS3 0x56
161#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
162#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
163
164/*
165 * IFC Definitions
166 */
167#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
168#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
169 + 0x8000000) | \
170 CSPR_PORT_SIZE_16 | \
171 CSPR_MSEL_NOR | \
172 CSPR_V)
173#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
174#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
175 CSPR_PORT_SIZE_16 | \
176 CSPR_MSEL_NOR | \
177 CSPR_V)
178#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
179/* NOR Flash Timing Params */
180#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
181
182#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
183 FTIM0_NOR_TEADC(0x5) | \
184 FTIM0_NOR_TEAHC(0x5))
185#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
186 FTIM1_NOR_TRAD_NOR(0x1A) |\
187 FTIM1_NOR_TSEQRAD_NOR(0x13))
188#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
189 FTIM2_NOR_TCH(0x4) | \
190 FTIM2_NOR_TWPH(0x0E) | \
191 FTIM2_NOR_TWP(0x1c))
192#define CONFIG_SYS_NOR_FTIM3 0x0
193
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800194#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
195
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
197 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
198
199/* NAND Flash on IFC */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800200#define CONFIG_SYS_NAND_MAX_ECCPOS 256
201#define CONFIG_SYS_NAND_MAX_OOBFREE 2
202#define CONFIG_SYS_NAND_BASE 0xff800000
203#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
204
205#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
206#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
207 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
208 | CSPR_MSEL_NAND /* MSEL = NAND */ \
209 | CSPR_V)
210#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
211
212#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
213 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
214 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
215 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
216 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
217 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
218 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
219
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800220/* ONFI NAND Flash mode0 Timing Params */
221#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
222 FTIM0_NAND_TWP(0x18) | \
223 FTIM0_NAND_TWCHT(0x07) | \
224 FTIM0_NAND_TWH(0x0a))
225#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
226 FTIM1_NAND_TWBE(0x39) | \
227 FTIM1_NAND_TRR(0x0e) | \
228 FTIM1_NAND_TRP(0x18))
229#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
230 FTIM2_NAND_TREH(0x0a) | \
231 FTIM2_NAND_TWHRE(0x1e))
232#define CONFIG_SYS_NAND_FTIM3 0x0
233
234#define CONFIG_SYS_NAND_DDR_LAW 11
235#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800236
Miquel Raynald0935362019-10-03 19:50:03 +0200237#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800238#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
239#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
240#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
241#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
242#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
243#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
244#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
245#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
246#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
247#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
248#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
249#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
250#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
251#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
252#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
253#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
254#else
255#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
256#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
257#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
258#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
259#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
260#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
261#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
262#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
263#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
264#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
265#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
266#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
267#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
268#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
269#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
270#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
271#endif
272#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
273#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
274#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
275#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
276#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
277#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
278#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
279#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
280
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800281/* CPLD on IFC */
282#define CONFIG_SYS_CPLD_BASE 0xffdf0000
283#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
284#define CONFIG_SYS_CSPR3_EXT (0xf)
285#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
286 | CSPR_PORT_SIZE_8 \
287 | CSPR_MSEL_GPCM \
288 | CSPR_V)
289
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000290#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800291#define CONFIG_SYS_CSOR3 0x0
292
293/* CPLD Timing parameters for IFC CS3 */
294#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
295 FTIM0_GPCM_TEADC(0x0e) | \
296 FTIM0_GPCM_TEAHC(0x0e))
297#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
298 FTIM1_GPCM_TRAD(0x1f))
299#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800300 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800301 FTIM2_GPCM_TWP(0x1f))
302#define CONFIG_SYS_CS3_FTIM3 0x0
303
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800304/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800305#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
306#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
307
308#define I2C_MUX_CH_DEFAULT 0x8
309#define I2C_MUX_CH_VOL_MONITOR 0xa
310#define I2C_MUX_CH_VSC3316_FS 0xc
311#define I2C_MUX_CH_VSC3316_BS 0xd
312
313/* Voltage monitor on channel 2*/
314#define I2C_VOL_MONITOR_ADDR 0x40
315#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
316#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
317#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
318
Ying Zhangff779052016-01-22 12:15:13 +0800319/* The lowest and highest voltage allowed for T4240RDB */
320#define VDD_MV_MIN 819
321#define VDD_MV_MAX 1212
322
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800323/*
324 * eSPI - Enhanced SPI
325 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800326
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800327/* Qman/Bman */
328#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800329#define CONFIG_SYS_BMAN_NUM_PORTALS 50
330#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
331#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
332#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500333#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
334#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
335#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
336#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
337#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
338 CONFIG_SYS_BMAN_CENA_SIZE)
339#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
340#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800341#define CONFIG_SYS_QMAN_NUM_PORTALS 50
342#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
343#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
344#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500345#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
346#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
347#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
348#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
349#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
350 CONFIG_SYS_QMAN_CENA_SIZE)
351#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
352#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800353
354#define CONFIG_SYS_DPAA_FMAN
355#define CONFIG_SYS_DPAA_PME
356#define CONFIG_SYS_PMAN
357#define CONFIG_SYS_DPAA_DCE
358#define CONFIG_SYS_DPAA_RMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800359#endif /* CONFIG_NOBQFMAN */
360
361#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800362#define SGMII_PHY_ADDR1 0x0
363#define SGMII_PHY_ADDR2 0x1
364#define SGMII_PHY_ADDR3 0x2
365#define SGMII_PHY_ADDR4 0x3
366#define SGMII_PHY_ADDR5 0x4
367#define SGMII_PHY_ADDR6 0x5
368#define SGMII_PHY_ADDR7 0x6
369#define SGMII_PHY_ADDR8 0x7
370#define FM1_10GEC1_PHY_ADDR 0x10
371#define FM1_10GEC2_PHY_ADDR 0x11
372#define FM2_10GEC1_PHY_ADDR 0x12
373#define FM2_10GEC2_PHY_ADDR 0x13
374#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
375#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
376#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
377#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
378#endif
379
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800380/*
381* USB
382*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800383
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800384#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400385#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800386#endif
387
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800388
389#define __USB_PHY_TYPE utmi
390
391/*
392 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
393 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
394 * interleaving. It can be cacheline, page, bank, superbank.
395 * See doc/README.fsl-ddr for details.
396 */
York Sun0fad3262016-11-21 13:35:41 -0800397#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800398#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800399#else
400#define CTRL_INTLV_PREFERED cacheline
401#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800402
403#define CONFIG_EXTRA_ENV_SETTINGS \
404 "hwconfig=fsl_ddr:" \
405 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
406 "bank_intlv=auto;" \
407 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
408 "netdev=eth0\0" \
409 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600410 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800411 "tftpflash=tftpboot $loadaddr $uboot && " \
412 "protect off $ubootaddr +$filesize && " \
413 "erase $ubootaddr +$filesize && " \
414 "cp.b $loadaddr $ubootaddr $filesize && " \
415 "protect on $ubootaddr +$filesize && " \
416 "cmp.b $loadaddr $ubootaddr $filesize\0" \
417 "consoledev=ttyS0\0" \
418 "ramdiskaddr=2000000\0" \
419 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500420 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800421 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
422 "bdev=sda3\0"
423
Tom Rini9aed2af2021-08-19 14:29:00 -0400424#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800425 "setenv bootargs config-addr=0x60000000; " \
426 "bootm 0x01000000 - 0x00f00000"
427
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800428#include <asm/fsl_secure_boot.h>
429
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800430#endif /* __CONFIG_H */