blob: 0708d536623de42f380c2bc8119dbb1fe281e483 [file] [log] [blame]
Sedji Gaouaou538566d2009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou538566d2009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou538566d2009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzonia5e85762011-08-04 11:08:50 +000014#include <asm/hardware.h>
15
Bo Shen337a2d82013-08-13 14:50:49 +080016#define CONFIG_SYS_TEXT_BASE 0x73f00000
17
Thomas Petazzonia5e85762011-08-04 11:08:50 +000018#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig128ecd02010-02-03 22:45:42 +010019
Sedji Gaouaou538566d2009-07-09 10:16:29 +020020/* ARM asynchronous clock */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000021#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
22#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020023
Thomas Petazzonia5e85762011-08-04 11:08:50 +000024#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou538566d2009-07-09 10:16:29 +020025
Thomas Petazzonia5e85762011-08-04 11:08:50 +000026#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS
28#define CONFIG_INITRD_TAG
Sedji Gaouaou538566d2009-07-09 10:16:29 +020029#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzonia5e85762011-08-04 11:08:50 +000030
31/* general purpose I/O */
32#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
33#define CONFIG_AT91_GPIO
34#define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */
35
36/* serial console */
37#define CONFIG_ATMEL_USART
38#define CONFIG_USART_BASE ATMEL_BASE_DBGU
39#define CONFIG_USART_ID ATMEL_ID_SYS
40
Sedji Gaouaou538566d2009-07-09 10:16:29 +020041/* LCD */
Sedji Gaouaou538566d2009-07-09 10:16:29 +020042#define LCD_BPP LCD_COLOR8
Thomas Petazzonia5e85762011-08-04 11:08:50 +000043#define CONFIG_LCD_LOGO
Sedji Gaouaou538566d2009-07-09 10:16:29 +020044#undef LCD_TEST_PATTERN
Thomas Petazzonia5e85762011-08-04 11:08:50 +000045#define CONFIG_LCD_INFO
46#define CONFIG_LCD_INFO_BELOW_LOGO
47#define CONFIG_SYS_WHITE_ON_BLACK
48#define CONFIG_ATMEL_LCD
49#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou538566d2009-07-09 10:16:29 +020050/* board specific(not enough SRAM) */
51#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
52
53/* LED */
54#define CONFIG_AT91_LED
55#define CONFIG_RED_LED AT91_PIN_PD31 /* this is the user1 led */
56#define CONFIG_GREEN_LED AT91_PIN_PD0 /* this is the user2 led */
57
Sedji Gaouaou538566d2009-07-09 10:16:29 +020058
59/*
60 * BOOTP options
61 */
Thomas Petazzonia5e85762011-08-04 11:08:50 +000062#define CONFIG_BOOTP_BOOTFILESIZE
63#define CONFIG_BOOTP_BOOTPATH
64#define CONFIG_BOOTP_GATEWAY
65#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou538566d2009-07-09 10:16:29 +020066
67/*
68 * Command line configuration.
69 */
Bo Shene17fe3a2013-11-20 11:17:16 +080070
Thomas Petazzonia5e85762011-08-04 11:08:50 +000071#define CONFIG_CMD_NAND
Sedji Gaouaou538566d2009-07-09 10:16:29 +020072
73/* SDRAM */
74#define CONFIG_NR_DRAM_BANKS 1
Thomas Petazzonia5e85762011-08-04 11:08:50 +000075#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS6
76#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou538566d2009-07-09 10:16:29 +020077
Thomas Petazzonia5e85762011-08-04 11:08:50 +000078#define CONFIG_SYS_INIT_SP_ADDR \
79 (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou538566d2009-07-09 10:16:29 +020080
Sedji Gaouaou538566d2009-07-09 10:16:29 +020081/* NAND flash */
82#ifdef CONFIG_CMD_NAND
Sedji Gaouaou538566d2009-07-09 10:16:29 +020083#define CONFIG_NAND_ATMEL
84#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzonia5e85762011-08-04 11:08:50 +000085#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
86#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou538566d2009-07-09 10:16:29 +020087/* our ALE is AD21 */
88#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
89/* our CLE is AD22 */
90#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
91#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
92#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk1f797742009-07-18 21:52:24 +020093
Sedji Gaouaou538566d2009-07-09 10:16:29 +020094#endif
95
Wu, Joshdff665a2014-05-21 10:42:15 +080096/* MMC */
Wu, Joshdff665a2014-05-21 10:42:15 +080097
98#ifdef CONFIG_CMD_MMC
Wu, Joshdff665a2014-05-21 10:42:15 +080099#define CONFIG_GENERIC_ATMEL_MCI
100#endif
101
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200102/* Ethernet */
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000103#define CONFIG_MACB
104#define CONFIG_RMII
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200105#define CONFIG_NET_RETRY_COUNT 20
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000106#define CONFIG_RESET_PHY_R
Heiko Schocher8a84ae12013-11-18 08:07:23 +0100107#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200108
109/* USB */
Bo Shencbdae702012-06-27 21:24:10 +0000110#define CONFIG_USB_EHCI
111#define CONFIG_USB_EHCI_ATMEL
112#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200113
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000114#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200115
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000116#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
117#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200118
Wu, Joshde85ca62014-05-21 10:42:16 +0800119#ifdef CONFIG_SYS_USE_NANDFLASH
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000120/* bootstrap + u-boot + env in nandflash */
121#define CONFIG_ENV_IS_IN_NAND
Bo Shena8fd0632013-02-20 00:16:25 +0000122#define CONFIG_ENV_OFFSET 0xc0000
123#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000124#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200125
Bo Shena8fd0632013-02-20 00:16:25 +0000126#define CONFIG_BOOTCOMMAND \
127 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000128 "bootm 0x70000000"
129#define CONFIG_BOOTARGS \
130 "console=ttyS0,115200 earlyprintk " \
Bo Shena8fd0632013-02-20 00:16:25 +0000131 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
132 "256k(env),256k(env_redundant),256k(spare)," \
133 "512k(dtb),6M(kernel)ro,-(rootfs) " \
134 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Wu, Joshde85ca62014-05-21 10:42:16 +0800135#elif CONFIG_SYS_USE_MMC
136/* bootstrap + u-boot + env + linux in mmc */
137#define FAT_ENV_INTERFACE "mmc"
Wu, Josh9b899f22014-06-24 17:31:02 +0800138/*
139 * We don't specify the part number, if device 0 has partition table, it means
140 * the first partition; it no partition table, then take whole device as a
141 * FAT file system.
142 */
143#define FAT_ENV_DEVICE_AND_PART "0"
Wu, Joshde85ca62014-05-21 10:42:16 +0800144#define FAT_ENV_FILE "uboot.env"
145#define CONFIG_ENV_IS_IN_FAT
146#define CONFIG_FAT_WRITE
147#define CONFIG_ENV_SIZE 0x4000
148
149#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
150 "mtdparts=atmel_nand:" \
151 "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \
152 "root=/dev/mmcblk0p2 rw rootwait"
153#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
154 "fatload mmc 0:1 0x72000000 zImage; " \
155 "bootz 0x72000000 - 0x71000000"
156#endif
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200157
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200158#define CONFIG_SYS_CBSIZE 256
159#define CONFIG_SYS_MAXARGS 16
Thomas Petazzonia5e85762011-08-04 11:08:50 +0000160#define CONFIG_SYS_LONGHELP
161#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200162#define CONFIG_AUTO_COMPLETE
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200163
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200164/*
165 * Size of malloc() pool
166 */
167#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200168
Bo Shenc56e9f42015-03-27 14:23:34 +0800169/* Defines for SPL */
170#define CONFIG_SPL_FRAMEWORK
171#define CONFIG_SPL_TEXT_BASE 0x300000
172#define CONFIG_SPL_MAX_SIZE 0x010000
173#define CONFIG_SPL_STACK 0x310000
174
Bo Shenc56e9f42015-03-27 14:23:34 +0800175#define CONFIG_SYS_MONITOR_LEN 0x80000
176
177#ifdef CONFIG_SYS_USE_MMC
178
179#define CONFIG_SPL_BSS_START_ADDR 0x70000000
180#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
181#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
182#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
183
184#define CONFIG_SPL_LDSCRIPT arch/arm/mach-at91/arm926ejs/u-boot-spl.lds
Bo Shenc56e9f42015-03-27 14:23:34 +0800185#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
186#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shenc56e9f42015-03-27 14:23:34 +0800187
188#elif CONFIG_SYS_USE_NANDFLASH
Bo Shenc56e9f42015-03-27 14:23:34 +0800189#define CONFIG_SPL_NAND_DRIVERS
190#define CONFIG_SPL_NAND_BASE
191#define CONFIG_SPL_NAND_ECC
192#define CONFIG_SPL_NAND_SOFTECC
193#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
194#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
195#define CONFIG_SYS_NAND_5_ADDR_CYCLE
196
197#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
198#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
199#define CONFIG_SYS_NAND_PAGE_COUNT 64
200#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
201#define CONFIG_SYS_NAND_ECCSIZE 256
202#define CONFIG_SYS_NAND_ECCBYTES 3
203#define CONFIG_SYS_NAND_OOBSIZE 64
204#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
205 48, 49, 50, 51, 52, 53, 54, 55, \
206 56, 57, 58, 59, 60, 61, 62, 63, }
207#endif
208
209#define CONFIG_SPL_ATMEL_SIZE
210#define CONFIG_SYS_MASTER_CLOCK 132096000
211#define CONFIG_SYS_AT91_PLLA 0x20c73f03
212#define CONFIG_SYS_MCKR 0x1301
213#define CONFIG_SYS_MCKR_CSS 0x1302
214
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200215#endif