blob: c123cc96445df814da0c1dd03b26fc956802407c [file] [log] [blame]
Ley Foon Tan7cdb9122018-05-18 22:05:24 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
4 *
5 */
6
7#include <common.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06008#include <asm/global_data.h>
Ley Foon Tan7cdb9122018-05-18 22:05:24 +08009#include <asm/io.h>
10#include <asm/arch/system_manager.h>
11
12DECLARE_GLOBAL_DATA_PTR;
13
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080014/*
15 * Configure all the pin muxes
16 */
17void sysmgr_pinmux_init(void)
18{
19 populate_sysmgr_pinmux();
20 populate_sysmgr_fpgaintf_module();
21}
22
23/*
24 * Populate the value for SYSMGR.FPGAINTF.MODULE based on pinmux setting.
25 * The value is not wrote to SYSMGR.FPGAINTF.MODULE but
26 * CONFIG_SYSMGR_ISWGRP_HANDOFF.
27 */
28void populate_sysmgr_fpgaintf_module(void)
29{
30 u32 handoff_val = 0;
31
32 /* Enable the signal for those HPS peripherals that use FPGA. */
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080033 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_NAND_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080034 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080035 handoff_val |= SYSMGR_FPGAINTF_NAND;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080036 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SDMMC_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080037 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080038 handoff_val |= SYSMGR_FPGAINTF_SDMMC;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080039 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SPIM0_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080040 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080041 handoff_val |= SYSMGR_FPGAINTF_SPIM0;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080042 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SPIM1_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080043 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080044 handoff_val |= SYSMGR_FPGAINTF_SPIM1;
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080045 writel(handoff_val,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080046 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_FPGAINTF_EN2);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080047
48 handoff_val = 0;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080049 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC0_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080050 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080051 handoff_val |= SYSMGR_FPGAINTF_EMAC0;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080052 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC1_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080053 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080054 handoff_val |= SYSMGR_FPGAINTF_EMAC1;
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080055 if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC2_USEFPGA) ==
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080056 SYSMGR_FPGAINTF_USEFPGA)
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080057 handoff_val |= SYSMGR_FPGAINTF_EMAC2;
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080058 writel(handoff_val,
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080059 socfpga_get_sysmgr_addr() + SYSMGR_SOC64_FPGAINTF_EN3);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080060}
61
62/*
63 * Configure all the pin muxes
64 */
65void populate_sysmgr_pinmux(void)
66{
67 const u32 *sys_mgr_table_u32;
68 unsigned int len, i;
69
70 /* setup the pin sel */
71 sysmgr_pinmux_table_sel(&sys_mgr_table_u32, &len);
72 for (i = 0; i < len; i = i + 2) {
73 writel(sys_mgr_table_u32[i + 1],
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080074 sys_mgr_table_u32[i] +
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080075 (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_PINSEL0);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080076 }
77
78 /* setup the pin ctrl */
79 sysmgr_pinmux_table_ctrl(&sys_mgr_table_u32, &len);
80 for (i = 0; i < len; i = i + 2) {
81 writel(sys_mgr_table_u32[i + 1],
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080082 sys_mgr_table_u32[i] +
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080083 (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_IOCTRL0);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080084 }
85
86 /* setup the fpga use */
87 sysmgr_pinmux_table_fpga(&sys_mgr_table_u32, &len);
88 for (i = 0; i < len; i = i + 2) {
89 writel(sys_mgr_table_u32[i + 1],
90 sys_mgr_table_u32[i] +
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080091 (u8 *)socfpga_get_sysmgr_addr() +
Ley Foon Tan0b1680e2019-11-27 15:55:18 +080092 SYSMGR_SOC64_EMAC0_USEFPGA);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +080093 }
94
95 /* setup the IO delay */
96 sysmgr_pinmux_table_delay(&sys_mgr_table_u32, &len);
97 for (i = 0; i < len; i = i + 2) {
98 writel(sys_mgr_table_u32[i + 1],
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080099 sys_mgr_table_u32[i] +
Ley Foon Tan0b1680e2019-11-27 15:55:18 +0800100 (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_IODELAY0);
Ley Foon Tan7cdb9122018-05-18 22:05:24 +0800101 }
102}