Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright (C) 2016-2018 Intel Corporation <www.intel.com> |
| 4 | * |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 8 | #include <asm/global_data.h> |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 9 | #include <asm/io.h> |
| 10 | #include <asm/arch/system_manager.h> |
| 11 | |
| 12 | DECLARE_GLOBAL_DATA_PTR; |
| 13 | |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 14 | /* |
| 15 | * Configure all the pin muxes |
| 16 | */ |
| 17 | void sysmgr_pinmux_init(void) |
| 18 | { |
| 19 | populate_sysmgr_pinmux(); |
| 20 | populate_sysmgr_fpgaintf_module(); |
| 21 | } |
| 22 | |
| 23 | /* |
| 24 | * Populate the value for SYSMGR.FPGAINTF.MODULE based on pinmux setting. |
| 25 | * The value is not wrote to SYSMGR.FPGAINTF.MODULE but |
| 26 | * CONFIG_SYSMGR_ISWGRP_HANDOFF. |
| 27 | */ |
| 28 | void populate_sysmgr_fpgaintf_module(void) |
| 29 | { |
| 30 | u32 handoff_val = 0; |
| 31 | |
| 32 | /* Enable the signal for those HPS peripherals that use FPGA. */ |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 33 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_NAND_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 34 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 35 | handoff_val |= SYSMGR_FPGAINTF_NAND; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 36 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SDMMC_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 37 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 38 | handoff_val |= SYSMGR_FPGAINTF_SDMMC; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 39 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SPIM0_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 40 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 41 | handoff_val |= SYSMGR_FPGAINTF_SPIM0; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 42 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_SPIM1_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 43 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 44 | handoff_val |= SYSMGR_FPGAINTF_SPIM1; |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 45 | writel(handoff_val, |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 46 | socfpga_get_sysmgr_addr() + SYSMGR_SOC64_FPGAINTF_EN2); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 47 | |
| 48 | handoff_val = 0; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 49 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC0_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 50 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 51 | handoff_val |= SYSMGR_FPGAINTF_EMAC0; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 52 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC1_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 53 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 54 | handoff_val |= SYSMGR_FPGAINTF_EMAC1; |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 55 | if (readl(socfpga_get_sysmgr_addr() + SYSMGR_SOC64_EMAC2_USEFPGA) == |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 56 | SYSMGR_FPGAINTF_USEFPGA) |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 57 | handoff_val |= SYSMGR_FPGAINTF_EMAC2; |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 58 | writel(handoff_val, |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 59 | socfpga_get_sysmgr_addr() + SYSMGR_SOC64_FPGAINTF_EN3); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 60 | } |
| 61 | |
| 62 | /* |
| 63 | * Configure all the pin muxes |
| 64 | */ |
| 65 | void populate_sysmgr_pinmux(void) |
| 66 | { |
| 67 | const u32 *sys_mgr_table_u32; |
| 68 | unsigned int len, i; |
| 69 | |
| 70 | /* setup the pin sel */ |
| 71 | sysmgr_pinmux_table_sel(&sys_mgr_table_u32, &len); |
| 72 | for (i = 0; i < len; i = i + 2) { |
| 73 | writel(sys_mgr_table_u32[i + 1], |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 74 | sys_mgr_table_u32[i] + |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 75 | (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_PINSEL0); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | /* setup the pin ctrl */ |
| 79 | sysmgr_pinmux_table_ctrl(&sys_mgr_table_u32, &len); |
| 80 | for (i = 0; i < len; i = i + 2) { |
| 81 | writel(sys_mgr_table_u32[i + 1], |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 82 | sys_mgr_table_u32[i] + |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 83 | (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_IOCTRL0); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | /* setup the fpga use */ |
| 87 | sysmgr_pinmux_table_fpga(&sys_mgr_table_u32, &len); |
| 88 | for (i = 0; i < len; i = i + 2) { |
| 89 | writel(sys_mgr_table_u32[i + 1], |
| 90 | sys_mgr_table_u32[i] + |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 91 | (u8 *)socfpga_get_sysmgr_addr() + |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 92 | SYSMGR_SOC64_EMAC0_USEFPGA); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 93 | } |
| 94 | |
| 95 | /* setup the IO delay */ |
| 96 | sysmgr_pinmux_table_delay(&sys_mgr_table_u32, &len); |
| 97 | for (i = 0; i < len; i = i + 2) { |
| 98 | writel(sys_mgr_table_u32[i + 1], |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 99 | sys_mgr_table_u32[i] + |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 100 | (u8 *)socfpga_get_sysmgr_addr() + SYSMGR_SOC64_IODELAY0); |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 101 | } |
| 102 | } |