Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 1 | #ifndef __CONFIG_H |
| 2 | #define __CONFIG_H |
| 3 | |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 4 | #define CONFIG_CPU_SH7751 1 |
| 5 | #define CONFIG_CPU_SH_TYPE_R 1 |
| 6 | #define CONFIG_R2DPLUS 1 |
| 7 | #define __LITTLE_ENDIAN__ 1 |
| 8 | |
Vladimir Zapolskiy | 5e72b84 | 2016-11-28 00:15:30 +0200 | [diff] [blame] | 9 | #define CONFIG_DISPLAY_BOARDINFO |
| 10 | |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 11 | /* |
| 12 | * Command line configuration. |
| 13 | */ |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 14 | #define CONFIG_CMD_PCI |
Nobuhiro Iwamatsu | 64ae5b9 | 2010-12-08 14:01:12 +0900 | [diff] [blame] | 15 | #define CONFIG_CMD_SH_ZIMAGEBOOT |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 16 | |
| 17 | /* SCIF */ |
Jean-Christophe PLAGNIOL-VILLARD | 6ce9ea6 | 2008-08-13 01:40:38 +0200 | [diff] [blame] | 18 | #define CONFIG_SCIF_CONSOLE 1 |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 19 | #define CONFIG_CONS_SCIF1 1 |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 20 | |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 21 | #define CONFIG_BOOTARGS "console=ttySC0,115200" |
| 22 | #define CONFIG_ENV_OVERWRITE 1 |
| 23 | |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 24 | /* SDRAM */ |
Vladimir Zapolskiy | 5d35f6c | 2016-11-28 00:15:22 +0200 | [diff] [blame] | 25 | #define CONFIG_SYS_SDRAM_BASE 0x8C000000 |
| 26 | #define CONFIG_SYS_SDRAM_SIZE 0x04000000 |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 27 | |
Vladimir Zapolskiy | 3834d62 | 2016-11-28 00:15:36 +0200 | [diff] [blame] | 28 | #define CONFIG_SYS_TEXT_BASE 0x8FE00000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_LONGHELP |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 30 | #define CONFIG_SYS_CBSIZE 256 |
| 31 | #define CONFIG_SYS_PBSIZE 256 |
| 32 | #define CONFIG_SYS_MAXARGS 16 |
| 33 | #define CONFIG_SYS_BARGSIZE 512 |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 34 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 35 | #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 36 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 37 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 38 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 39 | /* Address of u-boot image in Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) |
| 41 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 42 | /* Size of DRAM reserved for malloc() use */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 43 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 45 | |
| 46 | /* |
Nobuhiro Iwamatsu | e098075 | 2008-06-17 16:28:05 +0900 | [diff] [blame] | 47 | * NOR Flash ( Spantion S29GL256P ) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 48 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_FLASH_CFI |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 50 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_FLASH_BASE (0xA0000000) |
| 52 | #define CONFIG_SYS_MAX_FLASH_BANKS (1) |
| 53 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
| 54 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 55 | |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 56 | #define CONFIG_ENV_SECT_SIZE 0x40000 |
| 57 | #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * SuperH Clock setting |
| 62 | */ |
| 63 | #define CONFIG_SYS_CLK_FREQ 60000000 |
Nobuhiro Iwamatsu | e698449 | 2013-08-21 16:11:21 +0900 | [diff] [blame] | 64 | #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ |
| 65 | #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ |
Jean-Christophe PLAGNIOL-VILLARD | 32e6acc | 2009-06-04 12:06:48 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_TMU_CLK_DIV 4 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */ |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * IDE support |
| 71 | */ |
| 72 | #define CONFIG_IDE_RESET 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_PIO_MODE 1 |
| 74 | #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */ |
| 75 | #define CONFIG_SYS_IDE_MAXDEVICE 1 |
| 76 | #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000 |
| 77 | #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */ |
| 78 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */ |
| 79 | #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */ |
| 80 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */ |
Albert Aribaud | 036c6b4 | 2010-08-08 05:17:05 +0530 | [diff] [blame] | 81 | #define CONFIG_IDE_SWAP_IO |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 82 | |
| 83 | /* |
| 84 | * SuperH PCI Bridge Configration |
| 85 | */ |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 86 | #define CONFIG_SH4_PCI |
| 87 | #define CONFIG_SH7751_PCI |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 88 | #define CONFIG_PCI_SCAN_SHOW 1 |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 89 | #define __mem_pci |
| 90 | |
| 91 | #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */ |
| 92 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS |
| 93 | #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ |
| 94 | #define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */ |
| 95 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS |
| 96 | #define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */ |
Vladimir Zapolskiy | 5d35f6c | 2016-11-28 00:15:22 +0200 | [diff] [blame] | 97 | #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE |
| 98 | #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE |
Yoshihiro Shimoda | 6f9d772 | 2009-02-25 16:04:26 +0900 | [diff] [blame] | 99 | #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 100 | |
Nobuhiro Iwamatsu | 868b52b | 2008-03-25 17:11:24 +0900 | [diff] [blame] | 101 | #endif /* __CONFIG_H */ |