blob: fea4044769810f1aab257ff750f37f9ee61b9b94 [file] [log] [blame]
Łukasz Dałek56110a32012-10-15 07:46:54 +00001/*
2 * iPAQ h2200 board configuration
3 *
4 * Copyright (C) 2012 Lukasz Dalek <luk0104@gmail.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Łukasz Dałek56110a32012-10-15 07:46:54 +00007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Łukasz Dałek56110a32012-10-15 07:46:54 +000012#define CONFIG_MACH_TYPE MACH_TYPE_H2200
13
14#define CONFIG_CPU_PXA25X 1
15#define CONFIG_BOARD_H2200
16
Łukasz Dałek56110a32012-10-15 07:46:54 +000017#define CONFIG_NR_DRAM_BANKS 1
18#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
19#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
20
21#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
22#define CONFIG_SYS_SDRAM_SIZE PHYS_SDRAM_1_SIZE
23
24#define CONFIG_SYS_INIT_SP_ADDR 0xfffff800
25
26#define CONFIG_ENV_SIZE 0x00040000
27#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
28
Łukasz Dałek56110a32012-10-15 07:46:54 +000029#define CONFIG_SYS_MAXARGS 16
30#define CONFIG_SYS_LOAD_ADDR 0xa3000000 /* default load address */
31
32/*
33 * iPAQ 1st stage bootloader loads 2nd stage bootloader
34 * at address 0xa0040000 but bootloader requires header
35 * which is 0x1000 long.
36 *
37 * --- Header begin ---
38 * .word 0xea0003fe ; b 0x1000
39 *
40 * .org 0x40
41 * .ascii "ECEC"
42 *
43 * .org 0x1000
44 * --- Header end ---
45 */
46
47#define CONFIG_SYS_TEXT_BASE 0xa0041000
48
49/*
50 * Static chips
51 */
52
53#define CONFIG_SYS_MSC0_VAL 0x246c7ffc
54#define CONFIG_SYS_MSC1_VAL 0x7ff07ff0
55#define CONFIG_SYS_MSC2_VAL 0x7ff07ff0
56
57/*
58 * PCMCIA and CF Interfaces
59 */
60
61#define CONFIG_SYS_MECR_VAL 0x00000000
62#define CONFIG_SYS_MCMEM0_VAL 0x00000000
63#define CONFIG_SYS_MCMEM1_VAL 0x00000000
64#define CONFIG_SYS_MCATT0_VAL 0x00000000
65#define CONFIG_SYS_MCATT1_VAL 0x00000000
66#define CONFIG_SYS_MCIO0_VAL 0x00000000
67#define CONFIG_SYS_MCIO1_VAL 0x00000000
68
69#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
70#define CONFIG_SYS_SXCNFG_VAL 0x00040004
71
72#define CONFIG_SYS_MDREFR_VAL 0x0099E018
73#define CONFIG_SYS_MDCNFG_VAL 0x01C801CB
74#define CONFIG_SYS_MDMRS_VAL 0x00220022
75
76#define CONFIG_SYS_PSSR_VAL 0x00000000
77#define CONFIG_SYS_CKEN 0x00004840
78#define CONFIG_SYS_CCCR 0x00000161
79
80/*
81 * GPIOs
82 */
83
84#define CONFIG_SYS_GPSR0_VAL 0x01000000
85#define CONFIG_SYS_GPSR1_VAL 0x00000000
86#define CONFIG_SYS_GPSR2_VAL 0x00010000
87
88#define CONFIG_SYS_GPCR0_VAL 0x00000000
89#define CONFIG_SYS_GPCR1_VAL 0x00000000
90#define CONFIG_SYS_GPCR2_VAL 0x00000000
91
92#define CONFIG_SYS_GPDR0_VAL 0xF7E38C00
93#define CONFIG_SYS_GPDR1_VAL 0xBCFFBF83
94#define CONFIG_SYS_GPDR2_VAL 0x000157FF
95
96#define CONFIG_SYS_GAFR0_L_VAL 0x80401000
97#define CONFIG_SYS_GAFR0_U_VAL 0x00000112
98#define CONFIG_SYS_GAFR1_L_VAL 0x600A9550
99#define CONFIG_SYS_GAFR1_U_VAL 0x0005AAAA
100#define CONFIG_SYS_GAFR2_L_VAL 0x20000000
101#define CONFIG_SYS_GAFR2_U_VAL 0x00000000
102
103/*
104 * Serial port
105 */
Łukasz Dałek56110a32012-10-15 07:46:54 +0000106#define CONFIG_FFUART
107#define CONFIG_CONS_INDEX 3
108
Łukasz Dałek56110a32012-10-15 07:46:54 +0000109#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 38400, 115200 }
110
Łukasz Dałek56110a32012-10-15 07:46:54 +0000111#define CONFIG_SETUP_MEMORY_TAGS
112#define CONFIG_CMDLINE_TAG
113#define CONFIG_INITRD_TAG
114
115/* Monitor Command Prompt */
Łukasz Dałek56110a32012-10-15 07:46:54 +0000116
117/* Console I/O Buffer Size */
118#define CONFIG_SYS_CBSIZE 256
119
120/* Print Buffer Size */
121#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
122 sizeof(CONFIG_SYS_PROMPT) + 16)
123
124#define CONFIG_BOOTARGS "root=/dev/ram0 ro console=ttyS0,115200n8"
125
Lukasz Dalekd81c72e2012-11-29 15:55:16 +0100126#define CONFIG_USB_DEV_PULLUP_GPIO 33
127/* USB VBUS GPIO 3 */
128
Lukasz Dalekd81c72e2012-11-29 15:55:16 +0100129#define CONFIG_BOOTCOMMAND \
130 "setenv downloaded 0 ; while test $downloaded -eq 0 ; do " \
131 "if bootp ; then setenv downloaded 1 ; fi ; done ; " \
132 "source :script ; " \
133 "bootm ; "
134
135#define CONFIG_USB_GADGET_PXA2XX
136#define CONFIG_USB_ETHER
137#define CONFIG_USB_ETH_SUBSET
138
139#define CONFIG_USBNET_DEV_ADDR "de:ad:be:ef:00:01"
140#define CONFIG_USBNET_HOST_ADDR "de:ad:be:ef:00:02"
141#define CONFIG_EXTRA_ENV_SETTINGS \
142 "stdin=serial\0" \
143 "stdout=serial\0" \
144 "stderr=serial\0"
145
Łukasz Dałek56110a32012-10-15 07:46:54 +0000146#endif /* __CONFIG_H */