blob: 1ad35fff7d13f4bcb04fc5d1ec94144dd315d766 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Flemingad347bb2008-10-30 16:41:01 -05002/*
3 * Copyright 2008, Freescale Semiconductor, Inc
4 * Andy Fleming
5 *
6 * Based vaguely on the Linux code
Andy Flemingad347bb2008-10-30 16:41:01 -05007 */
8
9#include <config.h>
10#include <common.h>
11#include <command.h>
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -060012#include <dm.h>
13#include <dm/device-internal.h>
Stephen Warrenbf0c7852014-05-23 12:47:06 -060014#include <errno.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050015#include <mmc.h>
16#include <part.h>
Peng Fan15305962016-10-11 15:08:43 +080017#include <power/regulator.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050018#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060019#include <memalign.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050020#include <linux/list.h>
Rabin Vincent69d4e2c2009-04-05 13:30:54 +053021#include <div64.h>
Paul Burton8d30cc92013-09-09 15:30:26 +010022#include "mmc_private.h"
Andy Flemingad347bb2008-10-30 16:41:01 -050023
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +020024#define DEFAULT_CMD6_TIMEOUT_MS 500
25
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +020026static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +020027static int mmc_power_cycle(struct mmc *mmc);
Marek Vasuta318a7a2018-04-15 00:37:11 +020028#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +020029static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps);
Marek Vasutf537e392016-12-01 02:06:33 +010030#endif
Marek Vasutf537e392016-12-01 02:06:33 +010031
Simon Glasseba48f92017-07-29 11:35:31 -060032#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +020033
34static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout)
35{
36 return -ENOSYS;
37}
38
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +020039__weak int board_mmc_getwp(struct mmc *mmc)
Nikita Kiryanov020f2612012-12-03 02:19:46 +000040{
41 return -1;
42}
43
44int mmc_getwp(struct mmc *mmc)
45{
46 int wp;
47
48 wp = board_mmc_getwp(mmc);
49
Peter Korsgaardf7b15102013-03-21 04:00:03 +000050 if (wp < 0) {
Pantelis Antoniou2c850462014-03-11 19:34:20 +020051 if (mmc->cfg->ops->getwp)
52 wp = mmc->cfg->ops->getwp(mmc);
Peter Korsgaardf7b15102013-03-21 04:00:03 +000053 else
54 wp = 0;
55 }
Nikita Kiryanov020f2612012-12-03 02:19:46 +000056
57 return wp;
58}
59
Jeroen Hofstee47726302014-07-10 22:46:28 +020060__weak int board_mmc_getcd(struct mmc *mmc)
61{
Stefano Babic6e00edf2010-02-05 15:04:43 +010062 return -1;
63}
Simon Glass394dfc02016-06-12 23:30:22 -060064#endif
Stefano Babic6e00edf2010-02-05 15:04:43 +010065
Simon Glassb23d96e2016-06-12 23:30:20 -060066#ifdef CONFIG_MMC_TRACE
67void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
Andy Flemingad347bb2008-10-30 16:41:01 -050068{
Simon Glassb23d96e2016-06-12 23:30:20 -060069 printf("CMD_SEND:%d\n", cmd->cmdidx);
Marek Vasut6eeee302019-03-23 18:54:45 +010070 printf("\t\tARG\t\t\t 0x%08x\n", cmd->cmdarg);
Simon Glassb23d96e2016-06-12 23:30:20 -060071}
Marek Vasutdccb6082012-03-15 18:41:35 +000072
Simon Glassb23d96e2016-06-12 23:30:20 -060073void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
74{
Raffaele Recalcati894b1e22011-03-11 02:01:14 +000075 int i;
76 u8 *ptr;
77
Bin Meng8d1ad1e2016-03-17 21:53:14 -070078 if (ret) {
79 printf("\t\tRET\t\t\t %d\n", ret);
80 } else {
81 switch (cmd->resp_type) {
82 case MMC_RSP_NONE:
83 printf("\t\tMMC_RSP_NONE\n");
84 break;
85 case MMC_RSP_R1:
Marek Vasut6eeee302019-03-23 18:54:45 +010086 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -070087 cmd->response[0]);
88 break;
89 case MMC_RSP_R1b:
Marek Vasut6eeee302019-03-23 18:54:45 +010090 printf("\t\tMMC_RSP_R1b\t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -070091 cmd->response[0]);
92 break;
93 case MMC_RSP_R2:
Marek Vasut6eeee302019-03-23 18:54:45 +010094 printf("\t\tMMC_RSP_R2\t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -070095 cmd->response[0]);
Marek Vasut6eeee302019-03-23 18:54:45 +010096 printf("\t\t \t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -070097 cmd->response[1]);
Marek Vasut6eeee302019-03-23 18:54:45 +010098 printf("\t\t \t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -070099 cmd->response[2]);
Marek Vasut6eeee302019-03-23 18:54:45 +0100100 printf("\t\t \t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -0700101 cmd->response[3]);
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000102 printf("\n");
Bin Meng8d1ad1e2016-03-17 21:53:14 -0700103 printf("\t\t\t\t\tDUMPING DATA\n");
104 for (i = 0; i < 4; i++) {
105 int j;
106 printf("\t\t\t\t\t%03d - ", i*4);
107 ptr = (u8 *)&cmd->response[i];
108 ptr += 3;
109 for (j = 0; j < 4; j++)
Marek Vasut6eeee302019-03-23 18:54:45 +0100110 printf("%02x ", *ptr--);
Bin Meng8d1ad1e2016-03-17 21:53:14 -0700111 printf("\n");
112 }
113 break;
114 case MMC_RSP_R3:
Marek Vasut6eeee302019-03-23 18:54:45 +0100115 printf("\t\tMMC_RSP_R3,4\t\t 0x%08x \n",
Bin Meng8d1ad1e2016-03-17 21:53:14 -0700116 cmd->response[0]);
117 break;
118 default:
119 printf("\t\tERROR MMC rsp not supported\n");
120 break;
Bin Meng4a4ef872016-03-17 21:53:13 -0700121 }
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000122 }
Simon Glassb23d96e2016-06-12 23:30:20 -0600123}
124
125void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
126{
127 int status;
128
129 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
130 printf("CURR STATE:%d\n", status);
131}
Raffaele Recalcati894b1e22011-03-11 02:01:14 +0000132#endif
Simon Glassb23d96e2016-06-12 23:30:20 -0600133
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200134#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
135const char *mmc_mode_name(enum bus_mode mode)
136{
137 static const char *const names[] = {
138 [MMC_LEGACY] = "MMC legacy",
139 [SD_LEGACY] = "SD Legacy",
140 [MMC_HS] = "MMC High Speed (26MHz)",
141 [SD_HS] = "SD High Speed (50MHz)",
142 [UHS_SDR12] = "UHS SDR12 (25MHz)",
143 [UHS_SDR25] = "UHS SDR25 (50MHz)",
144 [UHS_SDR50] = "UHS SDR50 (100MHz)",
145 [UHS_SDR104] = "UHS SDR104 (208MHz)",
146 [UHS_DDR50] = "UHS DDR50 (50MHz)",
147 [MMC_HS_52] = "MMC High Speed (52MHz)",
148 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
149 [MMC_HS_200] = "HS200 (200MHz)",
Peng Fan46801252018-08-10 14:07:54 +0800150 [MMC_HS_400] = "HS400 (200MHz)",
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200151 };
152
153 if (mode >= MMC_MODES_END)
154 return "Unknown mode";
155 else
156 return names[mode];
157}
158#endif
159
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200160static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
161{
162 static const int freqs[] = {
Jaehoon Chung7c5c7302018-01-30 14:10:16 +0900163 [MMC_LEGACY] = 25000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200164 [SD_LEGACY] = 25000000,
165 [MMC_HS] = 26000000,
166 [SD_HS] = 50000000,
Jaehoon Chung7c5c7302018-01-30 14:10:16 +0900167 [MMC_HS_52] = 52000000,
168 [MMC_DDR_52] = 52000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200169 [UHS_SDR12] = 25000000,
170 [UHS_SDR25] = 50000000,
171 [UHS_SDR50] = 100000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200172 [UHS_DDR50] = 50000000,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100173 [UHS_SDR104] = 208000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200174 [MMC_HS_200] = 200000000,
Peng Fan46801252018-08-10 14:07:54 +0800175 [MMC_HS_400] = 200000000,
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200176 };
177
178 if (mode == MMC_LEGACY)
179 return mmc->legacy_speed;
180 else if (mode >= MMC_MODES_END)
181 return 0;
182 else
183 return freqs[mode];
184}
185
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200186static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
187{
188 mmc->selected_mode = mode;
Jean-Jacques Hiblot78422312017-09-21 16:29:55 +0200189 mmc->tran_speed = mmc_mode2freq(mmc, mode);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200190 mmc->ddr_mode = mmc_is_mode_ddr(mode);
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900191 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
192 mmc->tran_speed / 1000000);
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200193 return 0;
194}
195
Simon Glasseba48f92017-07-29 11:35:31 -0600196#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glassb23d96e2016-06-12 23:30:20 -0600197int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
198{
199 int ret;
200
201 mmmc_trace_before_send(mmc, cmd);
202 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
203 mmmc_trace_after_send(mmc, cmd, ret);
204
Marek Vasutdccb6082012-03-15 18:41:35 +0000205 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -0500206}
Simon Glass394dfc02016-06-12 23:30:22 -0600207#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500208
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200209int mmc_send_status(struct mmc *mmc, unsigned int *status)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000210{
211 struct mmc_cmd cmd;
Jan Kloetzke31789322012-02-05 22:29:12 +0000212 int err, retries = 5;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000213
214 cmd.cmdidx = MMC_CMD_SEND_STATUS;
215 cmd.resp_type = MMC_RSP_R1;
Marek Vasutc4427392011-08-10 09:24:48 +0200216 if (!mmc_host_is_spi(mmc))
217 cmd.cmdarg = mmc->rca << 16;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000218
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200219 while (retries--) {
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000220 err = mmc_send_cmd(mmc, &cmd, NULL);
Jan Kloetzke31789322012-02-05 22:29:12 +0000221 if (!err) {
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200222 mmc_trace_state(mmc, &cmd);
223 *status = cmd.response[0];
224 return 0;
225 }
226 }
227 mmc_trace_state(mmc, &cmd);
228 return -ECOMM;
229}
230
231int mmc_poll_for_busy(struct mmc *mmc, int timeout)
232{
233 unsigned int status;
234 int err;
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +0200235
Jean-Jacques Hiblot4f04a322019-07-02 10:53:53 +0200236 err = mmc_wait_dat0(mmc, 1, timeout);
237 if (err != -ENOSYS)
238 return err;
239
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200240 while (1) {
241 err = mmc_send_status(mmc, &status);
242 if (err)
243 return err;
244
245 if ((status & MMC_STATUS_RDY_FOR_DATA) &&
246 (status & MMC_STATUS_CURR_STATE) !=
247 MMC_STATE_PRG)
248 break;
249
250 if (status & MMC_STATUS_MASK) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100251#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200252 pr_err("Status Error: 0x%08x\n", status);
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100253#endif
Jean-Jacques Hiblot443edbe2019-07-02 10:53:52 +0200254 return -ECOMM;
255 }
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000256
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500257 if (timeout-- <= 0)
258 break;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000259
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500260 udelay(1000);
261 }
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000262
Jongman Heo1be00d92012-06-03 21:32:13 +0000263 if (timeout <= 0) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100264#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100265 pr_err("Timeout waiting card ready\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100266#endif
Jaehoon Chung7825d202016-07-19 16:33:36 +0900267 return -ETIMEDOUT;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000268 }
269
270 return 0;
271}
272
Paul Burton8d30cc92013-09-09 15:30:26 +0100273int mmc_set_blocklen(struct mmc *mmc, int len)
Andy Flemingad347bb2008-10-30 16:41:01 -0500274{
275 struct mmc_cmd cmd;
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200276 int err;
Andy Flemingad347bb2008-10-30 16:41:01 -0500277
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600278 if (mmc->ddr_mode)
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900279 return 0;
280
Andy Flemingad347bb2008-10-30 16:41:01 -0500281 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
282 cmd.resp_type = MMC_RSP_R1;
283 cmd.cmdarg = len;
Andy Flemingad347bb2008-10-30 16:41:01 -0500284
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200285 err = mmc_send_cmd(mmc, &cmd, NULL);
286
287#ifdef CONFIG_MMC_QUIRKS
288 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
289 int retries = 4;
290 /*
291 * It has been seen that SET_BLOCKLEN may fail on the first
292 * attempt, let's try a few more time
293 */
294 do {
295 err = mmc_send_cmd(mmc, &cmd, NULL);
296 if (!err)
297 break;
298 } while (retries--);
299 }
300#endif
301
302 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -0500303}
304
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100305#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot71264bb2017-09-21 16:30:12 +0200306static const u8 tuning_blk_pattern_4bit[] = {
307 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
308 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
309 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
310 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
311 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
312 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
313 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
314 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
315};
316
317static const u8 tuning_blk_pattern_8bit[] = {
318 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
319 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
320 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
321 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
322 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
323 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
324 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
325 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
326 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
327 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
328 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
329 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
330 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
331 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
332 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
333 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
334};
335
336int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
337{
338 struct mmc_cmd cmd;
339 struct mmc_data data;
340 const u8 *tuning_block_pattern;
341 int size, err;
342
343 if (mmc->bus_width == 8) {
344 tuning_block_pattern = tuning_blk_pattern_8bit;
345 size = sizeof(tuning_blk_pattern_8bit);
346 } else if (mmc->bus_width == 4) {
347 tuning_block_pattern = tuning_blk_pattern_4bit;
348 size = sizeof(tuning_blk_pattern_4bit);
349 } else {
350 return -EINVAL;
351 }
352
353 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
354
355 cmd.cmdidx = opcode;
356 cmd.cmdarg = 0;
357 cmd.resp_type = MMC_RSP_R1;
358
359 data.dest = (void *)data_buf;
360 data.blocks = 1;
361 data.blocksize = size;
362 data.flags = MMC_DATA_READ;
363
364 err = mmc_send_cmd(mmc, &cmd, &data);
365 if (err)
366 return err;
367
368 if (memcmp(data_buf, tuning_block_pattern, size))
369 return -EIO;
370
371 return 0;
372}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100373#endif
Jean-Jacques Hiblot71264bb2017-09-21 16:30:12 +0200374
Sascha Silbe4bdf6fd2013-06-14 13:07:25 +0200375static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
Kim Phillips87ea3892012-10-29 13:34:43 +0000376 lbaint_t blkcnt)
Andy Flemingad347bb2008-10-30 16:41:01 -0500377{
378 struct mmc_cmd cmd;
379 struct mmc_data data;
380
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700381 if (blkcnt > 1)
382 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
383 else
384 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
Andy Flemingad347bb2008-10-30 16:41:01 -0500385
386 if (mmc->high_capacity)
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700387 cmd.cmdarg = start;
Andy Flemingad347bb2008-10-30 16:41:01 -0500388 else
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700389 cmd.cmdarg = start * mmc->read_bl_len;
Andy Flemingad347bb2008-10-30 16:41:01 -0500390
391 cmd.resp_type = MMC_RSP_R1;
Andy Flemingad347bb2008-10-30 16:41:01 -0500392
393 data.dest = dst;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700394 data.blocks = blkcnt;
Andy Flemingad347bb2008-10-30 16:41:01 -0500395 data.blocksize = mmc->read_bl_len;
396 data.flags = MMC_DATA_READ;
397
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700398 if (mmc_send_cmd(mmc, &cmd, &data))
399 return 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500400
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700401 if (blkcnt > 1) {
402 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
403 cmd.cmdarg = 0;
404 cmd.resp_type = MMC_RSP_R1b;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700405 if (mmc_send_cmd(mmc, &cmd, NULL)) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100406#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100407 pr_err("mmc fail to send stop cmd\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100408#endif
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700409 return 0;
410 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500411 }
412
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700413 return blkcnt;
Andy Flemingad347bb2008-10-30 16:41:01 -0500414}
415
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600416#if CONFIG_IS_ENABLED(BLK)
Simon Glass62e293a2016-06-12 23:30:15 -0600417ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
Simon Glass59bc6f22016-05-01 13:52:41 -0600418#else
Simon Glass62e293a2016-06-12 23:30:15 -0600419ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
420 void *dst)
Simon Glass59bc6f22016-05-01 13:52:41 -0600421#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500422{
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600423#if CONFIG_IS_ENABLED(BLK)
Simon Glass59bc6f22016-05-01 13:52:41 -0600424 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
425#endif
Simon Glass2f26fff2016-02-29 15:25:51 -0700426 int dev_num = block_dev->devnum;
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700427 int err;
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700428 lbaint_t cur, blocks_todo = blkcnt;
429
430 if (blkcnt == 0)
431 return 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500432
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700433 struct mmc *mmc = find_mmc_device(dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500434 if (!mmc)
435 return 0;
436
Marek Vasutf537e392016-12-01 02:06:33 +0100437 if (CONFIG_IS_ENABLED(MMC_TINY))
438 err = mmc_switch_part(mmc, block_dev->hwpart);
439 else
440 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
441
Stephen Warren1e0f92a2015-12-07 11:38:49 -0700442 if (err < 0)
443 return 0;
444
Simon Glasse5db1152016-05-01 13:52:35 -0600445 if ((start + blkcnt) > block_dev->lba) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100446#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100447 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
448 start + blkcnt, block_dev->lba);
Paul Burton6a7c5ba2013-09-04 16:12:25 +0100449#endif
Lei Wene1cc9c82010-09-13 22:07:27 +0800450 return 0;
451 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500452
Simon Glassa4343c42015-06-23 15:38:50 -0600453 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900454 pr_debug("%s: Failed to set blocklen\n", __func__);
Andy Flemingad347bb2008-10-30 16:41:01 -0500455 return 0;
Simon Glassa4343c42015-06-23 15:38:50 -0600456 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500457
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700458 do {
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200459 cur = (blocks_todo > mmc->cfg->b_max) ?
460 mmc->cfg->b_max : blocks_todo;
Simon Glassa4343c42015-06-23 15:38:50 -0600461 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900462 pr_debug("%s: Failed to read blocks\n", __func__);
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700463 return 0;
Simon Glassa4343c42015-06-23 15:38:50 -0600464 }
Alagu Sankarc25d1b92010-10-25 07:23:56 -0700465 blocks_todo -= cur;
466 start += cur;
467 dst += cur * mmc->read_bl_len;
468 } while (blocks_todo > 0);
Andy Flemingad347bb2008-10-30 16:41:01 -0500469
470 return blkcnt;
471}
472
Kim Phillips87ea3892012-10-29 13:34:43 +0000473static int mmc_go_idle(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -0500474{
475 struct mmc_cmd cmd;
476 int err;
477
478 udelay(1000);
479
480 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
481 cmd.cmdarg = 0;
482 cmd.resp_type = MMC_RSP_NONE;
Andy Flemingad347bb2008-10-30 16:41:01 -0500483
484 err = mmc_send_cmd(mmc, &cmd, NULL);
485
486 if (err)
487 return err;
488
489 udelay(2000);
490
491 return 0;
492}
493
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100494#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200495static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
496{
497 struct mmc_cmd cmd;
498 int err = 0;
499
500 /*
501 * Send CMD11 only if the request is to switch the card to
502 * 1.8V signalling.
503 */
504 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
505 return mmc_set_signal_voltage(mmc, signal_voltage);
506
507 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
508 cmd.cmdarg = 0;
509 cmd.resp_type = MMC_RSP_R1;
510
511 err = mmc_send_cmd(mmc, &cmd, NULL);
512 if (err)
513 return err;
514
515 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
516 return -EIO;
517
518 /*
519 * The card should drive cmd and dat[0:3] low immediately
520 * after the response of cmd11, but wait 100 us to be sure
521 */
522 err = mmc_wait_dat0(mmc, 0, 100);
523 if (err == -ENOSYS)
524 udelay(100);
525 else if (err)
526 return -ETIMEDOUT;
527
528 /*
529 * During a signal voltage level switch, the clock must be gated
530 * for 5 ms according to the SD spec
531 */
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900532 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200533
534 err = mmc_set_signal_voltage(mmc, signal_voltage);
535 if (err)
536 return err;
537
538 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
539 mdelay(10);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900540 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200541
542 /*
543 * Failure to switch is indicated by the card holding
544 * dat[0:3] low. Wait for at least 1 ms according to spec
545 */
546 err = mmc_wait_dat0(mmc, 1, 1000);
547 if (err == -ENOSYS)
548 udelay(1000);
549 else if (err)
550 return -ETIMEDOUT;
551
552 return 0;
553}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100554#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200555
556static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
Andy Flemingad347bb2008-10-30 16:41:01 -0500557{
558 int timeout = 1000;
559 int err;
560 struct mmc_cmd cmd;
561
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500562 while (1) {
Andy Flemingad347bb2008-10-30 16:41:01 -0500563 cmd.cmdidx = MMC_CMD_APP_CMD;
564 cmd.resp_type = MMC_RSP_R1;
565 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500566
567 err = mmc_send_cmd(mmc, &cmd, NULL);
568
569 if (err)
570 return err;
571
572 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
573 cmd.resp_type = MMC_RSP_R3;
Stefano Babicf8e9a212010-01-20 18:20:39 +0100574
575 /*
576 * Most cards do not answer if some reserved bits
577 * in the ocr are set. However, Some controller
578 * can set bit 7 (reserved for low voltages), but
579 * how to manage low voltages SD card is not yet
580 * specified.
581 */
Thomas Chou1254c3d2010-12-24 13:12:21 +0000582 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200583 (mmc->cfg->voltages & 0xff8000);
Andy Flemingad347bb2008-10-30 16:41:01 -0500584
585 if (mmc->version == SD_VERSION_2)
586 cmd.cmdarg |= OCR_HCS;
587
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200588 if (uhs_en)
589 cmd.cmdarg |= OCR_S18R;
590
Andy Flemingad347bb2008-10-30 16:41:01 -0500591 err = mmc_send_cmd(mmc, &cmd, NULL);
592
593 if (err)
594 return err;
595
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500596 if (cmd.response[0] & OCR_BUSY)
597 break;
Andy Flemingad347bb2008-10-30 16:41:01 -0500598
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500599 if (timeout-- <= 0)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900600 return -EOPNOTSUPP;
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500601
602 udelay(1000);
603 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500604
605 if (mmc->version != SD_VERSION_2)
606 mmc->version = SD_VERSION_1_0;
607
Thomas Chou1254c3d2010-12-24 13:12:21 +0000608 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
609 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
610 cmd.resp_type = MMC_RSP_R3;
611 cmd.cmdarg = 0;
Thomas Chou1254c3d2010-12-24 13:12:21 +0000612
613 err = mmc_send_cmd(mmc, &cmd, NULL);
614
615 if (err)
616 return err;
617 }
618
Rabin Vincentb6eed942009-04-05 13:30:56 +0530619 mmc->ocr = cmd.response[0];
Andy Flemingad347bb2008-10-30 16:41:01 -0500620
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100621#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200622 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
623 == 0x41000000) {
624 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
625 if (err)
626 return err;
627 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100628#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200629
Andy Flemingad347bb2008-10-30 16:41:01 -0500630 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
631 mmc->rca = 0;
632
633 return 0;
634}
635
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500636static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
Andy Flemingad347bb2008-10-30 16:41:01 -0500637{
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500638 struct mmc_cmd cmd;
Andy Flemingad347bb2008-10-30 16:41:01 -0500639 int err;
640
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500641 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
642 cmd.resp_type = MMC_RSP_R3;
643 cmd.cmdarg = 0;
Rob Herring5fd3edd2015-03-23 17:56:59 -0500644 if (use_arg && !mmc_host_is_spi(mmc))
645 cmd.cmdarg = OCR_HCS |
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200646 (mmc->cfg->voltages &
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500647 (mmc->ocr & OCR_VOLTAGE_MASK)) |
648 (mmc->ocr & OCR_ACCESS_MODE);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000649
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500650 err = mmc_send_cmd(mmc, &cmd, NULL);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000651 if (err)
652 return err;
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500653 mmc->ocr = cmd.response[0];
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000654 return 0;
655}
656
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200657static int mmc_send_op_cond(struct mmc *mmc)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000658{
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000659 int err, i;
660
Andy Flemingad347bb2008-10-30 16:41:01 -0500661 /* Some cards seem to need this */
662 mmc_go_idle(mmc);
663
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000664 /* Asking to the card its capabilities */
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000665 for (i = 0; i < 2; i++) {
Andrew Gabbasovfafa6a02015-03-19 07:44:04 -0500666 err = mmc_send_op_cond_iter(mmc, i != 0);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000667 if (err)
668 return err;
Wolfgang Denk80f70212011-05-19 22:21:41 +0200669
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000670 /* exit if not busy (flag seems to be inverted) */
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500671 if (mmc->ocr & OCR_BUSY)
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -0500672 break;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000673 }
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -0500674 mmc->op_cond_pending = 1;
675 return 0;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000676}
Wolfgang Denk80f70212011-05-19 22:21:41 +0200677
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200678static int mmc_complete_op_cond(struct mmc *mmc)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000679{
680 struct mmc_cmd cmd;
681 int timeout = 1000;
Vipul Kumardbad7b42018-05-03 12:20:54 +0530682 ulong start;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000683 int err;
Wolfgang Denk80f70212011-05-19 22:21:41 +0200684
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000685 mmc->op_cond_pending = 0;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500686 if (!(mmc->ocr & OCR_BUSY)) {
Yangbo Lu9c720612016-08-02 15:33:18 +0800687 /* Some cards seem to need this */
688 mmc_go_idle(mmc);
689
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500690 start = get_timer(0);
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500691 while (1) {
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500692 err = mmc_send_op_cond_iter(mmc, 1);
693 if (err)
694 return err;
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500695 if (mmc->ocr & OCR_BUSY)
696 break;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500697 if (get_timer(start) > timeout)
Jaehoon Chung7825d202016-07-19 16:33:36 +0900698 return -EOPNOTSUPP;
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500699 udelay(100);
Andrew Gabbasov034857c2015-03-19 07:44:06 -0500700 }
Andrew Gabbasov5a513ca2015-03-19 07:44:05 -0500701 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500702
Thomas Chou1254c3d2010-12-24 13:12:21 +0000703 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
704 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
705 cmd.resp_type = MMC_RSP_R3;
706 cmd.cmdarg = 0;
Thomas Chou1254c3d2010-12-24 13:12:21 +0000707
708 err = mmc_send_cmd(mmc, &cmd, NULL);
709
710 if (err)
711 return err;
Andrew Gabbasovec600d12015-03-19 07:44:03 -0500712
713 mmc->ocr = cmd.response[0];
Thomas Chou1254c3d2010-12-24 13:12:21 +0000714 }
715
Andy Flemingad347bb2008-10-30 16:41:01 -0500716 mmc->version = MMC_VERSION_UNKNOWN;
Andy Flemingad347bb2008-10-30 16:41:01 -0500717
718 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
Stephen Warrenf6545f12014-01-30 16:11:12 -0700719 mmc->rca = 1;
Andy Flemingad347bb2008-10-30 16:41:01 -0500720
721 return 0;
722}
723
724
Kim Phillips87ea3892012-10-29 13:34:43 +0000725static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
Andy Flemingad347bb2008-10-30 16:41:01 -0500726{
727 struct mmc_cmd cmd;
728 struct mmc_data data;
729 int err;
730
731 /* Get the Card Status Register */
732 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
733 cmd.resp_type = MMC_RSP_R1;
734 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -0500735
Yoshihiro Shimodaf6bec732012-06-07 19:09:11 +0000736 data.dest = (char *)ext_csd;
Andy Flemingad347bb2008-10-30 16:41:01 -0500737 data.blocks = 1;
Simon Glassa09c2b72013-04-03 08:54:30 +0000738 data.blocksize = MMC_MAX_BLOCK_LEN;
Andy Flemingad347bb2008-10-30 16:41:01 -0500739 data.flags = MMC_DATA_READ;
740
741 err = mmc_send_cmd(mmc, &cmd, &data);
742
743 return err;
744}
745
Marek Vasut8a966472019-02-06 11:34:27 +0100746static int __mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value,
747 bool send_status)
Andy Flemingad347bb2008-10-30 16:41:01 -0500748{
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200749 unsigned int status, start;
Andy Flemingad347bb2008-10-30 16:41:01 -0500750 struct mmc_cmd cmd;
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +0200751 int timeout = DEFAULT_CMD6_TIMEOUT_MS;
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +0200752 bool is_part_switch = (set == EXT_CSD_CMD_SET_NORMAL) &&
753 (index == EXT_CSD_PART_CONF);
Maxime Riparde7462aa2016-11-04 16:18:08 +0100754 int retries = 3;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000755 int ret;
Andy Flemingad347bb2008-10-30 16:41:01 -0500756
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +0200757 if (mmc->gen_cmd6_time)
758 timeout = mmc->gen_cmd6_time * 10;
759
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +0200760 if (is_part_switch && mmc->part_switch_time)
761 timeout = mmc->part_switch_time * 10;
762
Andy Flemingad347bb2008-10-30 16:41:01 -0500763 cmd.cmdidx = MMC_CMD_SWITCH;
764 cmd.resp_type = MMC_RSP_R1b;
765 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000766 (index << 16) |
767 (value << 8);
Andy Flemingad347bb2008-10-30 16:41:01 -0500768
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200769 do {
Maxime Riparde7462aa2016-11-04 16:18:08 +0100770 ret = mmc_send_cmd(mmc, &cmd, NULL);
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200771 } while (ret && retries-- > 0);
Maxime Riparde7462aa2016-11-04 16:18:08 +0100772
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200773 if (ret)
774 return ret;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000775
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200776 start = get_timer(0);
Marek Vasut8a966472019-02-06 11:34:27 +0100777
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200778 /* poll dat0 for rdy/buys status */
779 ret = mmc_wait_dat0(mmc, 1, timeout);
780 if (ret && ret != -ENOSYS)
781 return ret;
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000782
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200783 /*
784 * In cases when not allowed to poll by using CMD13 or because we aren't
785 * capable of polling by using mmc_wait_dat0, then rely on waiting the
786 * stated timeout to be sufficient.
787 */
788 if (ret == -ENOSYS && !send_status)
789 mdelay(timeout);
790
791 /* Finally wait until the card is ready or indicates a failure
792 * to switch. It doesn't hurt to use CMD13 here even if send_status
793 * is false, because by now (after 'timeout' ms) the bus should be
794 * reliable.
795 */
796 do {
797 ret = mmc_send_status(mmc, &status);
798
799 if (!ret && (status & MMC_STATUS_SWITCH_ERROR)) {
800 pr_debug("switch failed %d/%d/0x%x !\n", set, index,
801 value);
802 return -EIO;
803 }
804 if (!ret && (status & MMC_STATUS_RDY_FOR_DATA))
805 return 0;
806 udelay(100);
807 } while (get_timer(start) < timeout);
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000808
Jean-Jacques Hiblot5a7cf402019-07-02 10:53:56 +0200809 return -ETIMEDOUT;
Andy Flemingad347bb2008-10-30 16:41:01 -0500810}
811
Marek Vasut8a966472019-02-06 11:34:27 +0100812int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
813{
814 return __mmc_switch(mmc, set, index, value, true);
815}
816
Marek Vasuta318a7a2018-04-15 00:37:11 +0200817#if !CONFIG_IS_ENABLED(MMC_TINY)
Marek Vasut111572f2019-01-03 21:19:24 +0100818static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode,
819 bool hsdowngrade)
Andy Flemingad347bb2008-10-30 16:41:01 -0500820{
Andy Flemingad347bb2008-10-30 16:41:01 -0500821 int err;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200822 int speed_bits;
823
824 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
825
826 switch (mode) {
827 case MMC_HS:
828 case MMC_HS_52:
829 case MMC_DDR_52:
830 speed_bits = EXT_CSD_TIMING_HS;
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200831 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100832#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200833 case MMC_HS_200:
834 speed_bits = EXT_CSD_TIMING_HS200;
835 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100836#endif
Peng Fan46801252018-08-10 14:07:54 +0800837#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
838 case MMC_HS_400:
839 speed_bits = EXT_CSD_TIMING_HS400;
840 break;
841#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200842 case MMC_LEGACY:
843 speed_bits = EXT_CSD_TIMING_LEGACY;
844 break;
845 default:
846 return -EINVAL;
847 }
Marek Vasut8a966472019-02-06 11:34:27 +0100848
849 err = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
850 speed_bits, !hsdowngrade);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200851 if (err)
852 return err;
853
Marek Vasut111572f2019-01-03 21:19:24 +0100854#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
855 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
856 /*
857 * In case the eMMC is in HS200/HS400 mode and we are downgrading
858 * to HS mode, the card clock are still running much faster than
859 * the supported HS mode clock, so we can not reliably read out
860 * Extended CSD. Reconfigure the controller to run at HS mode.
861 */
862 if (hsdowngrade) {
863 mmc_select_mode(mmc, MMC_HS);
864 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS), false);
865 }
866#endif
867
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200868 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
869 /* Now check to see that it worked */
870 err = mmc_send_ext_csd(mmc, test_csd);
871 if (err)
872 return err;
873
874 /* No high-speed support */
875 if (!test_csd[EXT_CSD_HS_TIMING])
876 return -ENOTSUPP;
877 }
878
879 return 0;
880}
881
882static int mmc_get_capabilities(struct mmc *mmc)
883{
884 u8 *ext_csd = mmc->ext_csd;
885 char cardtype;
Andy Flemingad347bb2008-10-30 16:41:01 -0500886
Jean-Jacques Hiblot3f2ffc22017-11-30 17:43:56 +0100887 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -0500888
Thomas Chou1254c3d2010-12-24 13:12:21 +0000889 if (mmc_host_is_spi(mmc))
890 return 0;
891
Andy Flemingad347bb2008-10-30 16:41:01 -0500892 /* Only version 4 supports high-speed */
893 if (mmc->version < MMC_VERSION_4)
894 return 0;
895
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200896 if (!ext_csd) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +0100897 pr_err("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200898 return -ENOTSUPP;
899 }
Andy Flemingad347bb2008-10-30 16:41:01 -0500900
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200901 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
Andy Flemingad347bb2008-10-30 16:41:01 -0500902
Peng Fan46801252018-08-10 14:07:54 +0800903 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200904 mmc->cardtype = cardtype;
Andy Flemingad347bb2008-10-30 16:41:01 -0500905
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100906#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200907 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
908 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
909 mmc->card_caps |= MMC_MODE_HS200;
910 }
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +0100911#endif
Peng Fan46801252018-08-10 14:07:54 +0800912#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
913 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
914 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
915 mmc->card_caps |= MMC_MODE_HS400;
916 }
917#endif
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900918 if (cardtype & EXT_CSD_CARD_TYPE_52) {
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200919 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900920 mmc->card_caps |= MMC_MODE_DDR_52MHz;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200921 mmc->card_caps |= MMC_MODE_HS_52MHz;
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900922 }
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200923 if (cardtype & EXT_CSD_CARD_TYPE_26)
924 mmc->card_caps |= MMC_MODE_HS;
Andy Flemingad347bb2008-10-30 16:41:01 -0500925
926 return 0;
927}
Marek Vasuta318a7a2018-04-15 00:37:11 +0200928#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500929
Stephen Warrene315ae82013-06-11 15:14:01 -0600930static int mmc_set_capacity(struct mmc *mmc, int part_num)
931{
932 switch (part_num) {
933 case 0:
934 mmc->capacity = mmc->capacity_user;
935 break;
936 case 1:
937 case 2:
938 mmc->capacity = mmc->capacity_boot;
939 break;
940 case 3:
941 mmc->capacity = mmc->capacity_rpmb;
942 break;
943 case 4:
944 case 5:
945 case 6:
946 case 7:
947 mmc->capacity = mmc->capacity_gp[part_num - 4];
948 break;
949 default:
950 return -1;
951 }
952
Simon Glasse5db1152016-05-01 13:52:35 -0600953 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Stephen Warrene315ae82013-06-11 15:14:01 -0600954
955 return 0;
956}
957
Marek Vasut9e3d7b62019-05-31 15:22:44 +0200958#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200959static int mmc_boot_part_access_chk(struct mmc *mmc, unsigned int part_num)
960{
961 int forbidden = 0;
962 bool change = false;
963
964 if (part_num & PART_ACCESS_MASK)
Marek Vasut9e3d7b62019-05-31 15:22:44 +0200965 forbidden = MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_HS_400);
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200966
967 if (MMC_CAP(mmc->selected_mode) & forbidden) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900968 pr_debug("selected mode (%s) is forbidden for part %d\n",
969 mmc_mode_name(mmc->selected_mode), part_num);
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200970 change = true;
971 } else if (mmc->selected_mode != mmc->best_mode) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +0900972 pr_debug("selected mode is not optimal\n");
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200973 change = true;
974 }
975
976 if (change)
977 return mmc_select_mode_and_width(mmc,
978 mmc->card_caps & ~forbidden);
979
980 return 0;
981}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100982#else
983static inline int mmc_boot_part_access_chk(struct mmc *mmc,
984 unsigned int part_num)
985{
986 return 0;
987}
988#endif
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200989
Simon Glass62e293a2016-06-12 23:30:15 -0600990int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
Lei Wen31b99802011-05-02 16:26:26 +0000991{
Stephen Warrene315ae82013-06-11 15:14:01 -0600992 int ret;
Lei Wen31b99802011-05-02 16:26:26 +0000993
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200994 ret = mmc_boot_part_access_chk(mmc, part_num);
995 if (ret)
996 return ret;
997
Stephen Warrene315ae82013-06-11 15:14:01 -0600998 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
999 (mmc->part_config & ~PART_ACCESS_MASK)
1000 | (part_num & PART_ACCESS_MASK));
Peter Bigot45fde892014-09-02 18:31:23 -05001001
1002 /*
1003 * Set the capacity if the switch succeeded or was intended
1004 * to return to representing the raw device.
1005 */
Stephen Warren1e0f92a2015-12-07 11:38:49 -07001006 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
Peter Bigot45fde892014-09-02 18:31:23 -05001007 ret = mmc_set_capacity(mmc, part_num);
Simon Glass984db5d2016-05-01 13:52:37 -06001008 mmc_get_blk_desc(mmc)->hwpart = part_num;
Stephen Warren1e0f92a2015-12-07 11:38:49 -07001009 }
Stephen Warrene315ae82013-06-11 15:14:01 -06001010
Peter Bigot45fde892014-09-02 18:31:23 -05001011 return ret;
Lei Wen31b99802011-05-02 16:26:26 +00001012}
1013
Jean-Jacques Hiblot1d7769a2017-11-30 17:44:02 +01001014#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001015int mmc_hwpart_config(struct mmc *mmc,
1016 const struct mmc_hwpart_conf *conf,
1017 enum mmc_hwpart_conf_mode mode)
1018{
1019 u8 part_attrs = 0;
1020 u32 enh_size_mult;
1021 u32 enh_start_addr;
1022 u32 gp_size_mult[4];
1023 u32 max_enh_size_mult;
1024 u32 tot_enh_size_mult = 0;
Diego Santa Cruz80200272014-12-23 10:50:31 +01001025 u8 wr_rel_set;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001026 int i, pidx, err;
1027 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1028
1029 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
1030 return -EINVAL;
1031
1032 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001033 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001034 return -EMEDIUMTYPE;
1035 }
1036
1037 if (!(mmc->part_support & PART_SUPPORT)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001038 pr_err("Card does not support partitioning\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001039 return -EMEDIUMTYPE;
1040 }
1041
1042 if (!mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001043 pr_err("Card does not define HC WP group size\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001044 return -EMEDIUMTYPE;
1045 }
1046
1047 /* check partition alignment and total enhanced size */
1048 if (conf->user.enh_size) {
1049 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
1050 conf->user.enh_start % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001051 pr_err("User data enhanced area not HC WP group "
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001052 "size aligned\n");
1053 return -EINVAL;
1054 }
1055 part_attrs |= EXT_CSD_ENH_USR;
1056 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
1057 if (mmc->high_capacity) {
1058 enh_start_addr = conf->user.enh_start;
1059 } else {
1060 enh_start_addr = (conf->user.enh_start << 9);
1061 }
1062 } else {
1063 enh_size_mult = 0;
1064 enh_start_addr = 0;
1065 }
1066 tot_enh_size_mult += enh_size_mult;
1067
1068 for (pidx = 0; pidx < 4; pidx++) {
1069 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001070 pr_err("GP%i partition not HC WP group size "
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001071 "aligned\n", pidx+1);
1072 return -EINVAL;
1073 }
1074 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1075 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1076 part_attrs |= EXT_CSD_ENH_GP(pidx);
1077 tot_enh_size_mult += gp_size_mult[pidx];
1078 }
1079 }
1080
1081 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001082 pr_err("Card does not support enhanced attribute\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001083 return -EMEDIUMTYPE;
1084 }
1085
1086 err = mmc_send_ext_csd(mmc, ext_csd);
1087 if (err)
1088 return err;
1089
1090 max_enh_size_mult =
1091 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1092 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1093 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1094 if (tot_enh_size_mult > max_enh_size_mult) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001095 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001096 tot_enh_size_mult, max_enh_size_mult);
1097 return -EMEDIUMTYPE;
1098 }
1099
Diego Santa Cruz80200272014-12-23 10:50:31 +01001100 /* The default value of EXT_CSD_WR_REL_SET is device
1101 * dependent, the values can only be changed if the
1102 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1103 * changed only once and before partitioning is completed. */
1104 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1105 if (conf->user.wr_rel_change) {
1106 if (conf->user.wr_rel_set)
1107 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1108 else
1109 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1110 }
1111 for (pidx = 0; pidx < 4; pidx++) {
1112 if (conf->gp_part[pidx].wr_rel_change) {
1113 if (conf->gp_part[pidx].wr_rel_set)
1114 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1115 else
1116 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1117 }
1118 }
1119
1120 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1121 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1122 puts("Card does not support host controlled partition write "
1123 "reliability settings\n");
1124 return -EMEDIUMTYPE;
1125 }
1126
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001127 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1128 EXT_CSD_PARTITION_SETTING_COMPLETED) {
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001129 pr_err("Card already partitioned\n");
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001130 return -EPERM;
1131 }
1132
1133 if (mode == MMC_HWPART_CONF_CHECK)
1134 return 0;
1135
1136 /* Partitioning requires high-capacity size definitions */
1137 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1138 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1139 EXT_CSD_ERASE_GROUP_DEF, 1);
1140
1141 if (err)
1142 return err;
1143
1144 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1145
1146 /* update erase group size to be high-capacity */
1147 mmc->erase_grp_size =
1148 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1149
1150 }
1151
1152 /* all OK, write the configuration */
1153 for (i = 0; i < 4; i++) {
1154 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1155 EXT_CSD_ENH_START_ADDR+i,
1156 (enh_start_addr >> (i*8)) & 0xFF);
1157 if (err)
1158 return err;
1159 }
1160 for (i = 0; i < 3; i++) {
1161 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1162 EXT_CSD_ENH_SIZE_MULT+i,
1163 (enh_size_mult >> (i*8)) & 0xFF);
1164 if (err)
1165 return err;
1166 }
1167 for (pidx = 0; pidx < 4; pidx++) {
1168 for (i = 0; i < 3; i++) {
1169 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1170 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1171 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1172 if (err)
1173 return err;
1174 }
1175 }
1176 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1177 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1178 if (err)
1179 return err;
1180
1181 if (mode == MMC_HWPART_CONF_SET)
1182 return 0;
1183
Diego Santa Cruz80200272014-12-23 10:50:31 +01001184 /* The WR_REL_SET is a write-once register but shall be
1185 * written before setting PART_SETTING_COMPLETED. As it is
1186 * write-once we can only write it when completing the
1187 * partitioning. */
1188 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1189 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1190 EXT_CSD_WR_REL_SET, wr_rel_set);
1191 if (err)
1192 return err;
1193 }
1194
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001195 /* Setting PART_SETTING_COMPLETED confirms the partition
1196 * configuration but it only becomes effective after power
1197 * cycle, so we do not adjust the partition related settings
1198 * in the mmc struct. */
1199
1200 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1201 EXT_CSD_PARTITION_SETTING,
1202 EXT_CSD_PARTITION_SETTING_COMPLETED);
1203 if (err)
1204 return err;
1205
1206 return 0;
1207}
Jean-Jacques Hiblot1d7769a2017-11-30 17:44:02 +01001208#endif
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +01001209
Simon Glasseba48f92017-07-29 11:35:31 -06001210#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +00001211int mmc_getcd(struct mmc *mmc)
1212{
1213 int cd;
1214
1215 cd = board_mmc_getcd(mmc);
1216
Peter Korsgaardf7b15102013-03-21 04:00:03 +00001217 if (cd < 0) {
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001218 if (mmc->cfg->ops->getcd)
1219 cd = mmc->cfg->ops->getcd(mmc);
Peter Korsgaardf7b15102013-03-21 04:00:03 +00001220 else
1221 cd = 1;
1222 }
Thierry Redingb9c8b772012-01-02 01:15:37 +00001223
1224 return cd;
1225}
Simon Glass394dfc02016-06-12 23:30:22 -06001226#endif
Thierry Redingb9c8b772012-01-02 01:15:37 +00001227
Marek Vasuta318a7a2018-04-15 00:37:11 +02001228#if !CONFIG_IS_ENABLED(MMC_TINY)
Kim Phillips87ea3892012-10-29 13:34:43 +00001229static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
Andy Flemingad347bb2008-10-30 16:41:01 -05001230{
1231 struct mmc_cmd cmd;
1232 struct mmc_data data;
1233
1234 /* Switch the frequency */
1235 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1236 cmd.resp_type = MMC_RSP_R1;
1237 cmd.cmdarg = (mode << 31) | 0xffffff;
1238 cmd.cmdarg &= ~(0xf << (group * 4));
1239 cmd.cmdarg |= value << (group * 4);
Andy Flemingad347bb2008-10-30 16:41:01 -05001240
1241 data.dest = (char *)resp;
1242 data.blocksize = 64;
1243 data.blocks = 1;
1244 data.flags = MMC_DATA_READ;
1245
1246 return mmc_send_cmd(mmc, &cmd, &data);
1247}
1248
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001249static int sd_get_capabilities(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05001250{
1251 int err;
1252 struct mmc_cmd cmd;
Suniel Mahesh2f423da2017-10-05 11:32:00 +05301253 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1254 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
Andy Flemingad347bb2008-10-30 16:41:01 -05001255 struct mmc_data data;
1256 int timeout;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001257#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001258 u32 sd3_bus_mode;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001259#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001260
Jean-Jacques Hiblot3f2ffc22017-11-30 17:43:56 +01001261 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(SD_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -05001262
Thomas Chou1254c3d2010-12-24 13:12:21 +00001263 if (mmc_host_is_spi(mmc))
1264 return 0;
1265
Andy Flemingad347bb2008-10-30 16:41:01 -05001266 /* Read the SCR to find out if this card supports higher speeds */
1267 cmd.cmdidx = MMC_CMD_APP_CMD;
1268 cmd.resp_type = MMC_RSP_R1;
1269 cmd.cmdarg = mmc->rca << 16;
Andy Flemingad347bb2008-10-30 16:41:01 -05001270
1271 err = mmc_send_cmd(mmc, &cmd, NULL);
1272
1273 if (err)
1274 return err;
1275
1276 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1277 cmd.resp_type = MMC_RSP_R1;
1278 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05001279
1280 timeout = 3;
1281
1282retry_scr:
Anton staaf9b00f0d2011-10-03 13:54:59 +00001283 data.dest = (char *)scr;
Andy Flemingad347bb2008-10-30 16:41:01 -05001284 data.blocksize = 8;
1285 data.blocks = 1;
1286 data.flags = MMC_DATA_READ;
1287
1288 err = mmc_send_cmd(mmc, &cmd, &data);
1289
1290 if (err) {
1291 if (timeout--)
1292 goto retry_scr;
1293
1294 return err;
1295 }
1296
Yauhen Kharuzhy6e8edf42009-05-07 00:43:30 +03001297 mmc->scr[0] = __be32_to_cpu(scr[0]);
1298 mmc->scr[1] = __be32_to_cpu(scr[1]);
Andy Flemingad347bb2008-10-30 16:41:01 -05001299
1300 switch ((mmc->scr[0] >> 24) & 0xf) {
Bin Meng4a4ef872016-03-17 21:53:13 -07001301 case 0:
1302 mmc->version = SD_VERSION_1_0;
1303 break;
1304 case 1:
1305 mmc->version = SD_VERSION_1_10;
1306 break;
1307 case 2:
1308 mmc->version = SD_VERSION_2;
1309 if ((mmc->scr[0] >> 15) & 0x1)
1310 mmc->version = SD_VERSION_3;
1311 break;
1312 default:
1313 mmc->version = SD_VERSION_1_0;
1314 break;
Andy Flemingad347bb2008-10-30 16:41:01 -05001315 }
1316
Alagu Sankar24bb5ab2010-05-12 15:08:24 +05301317 if (mmc->scr[0] & SD_DATA_4BIT)
1318 mmc->card_caps |= MMC_MODE_4BIT;
1319
Andy Flemingad347bb2008-10-30 16:41:01 -05001320 /* Version 1.0 doesn't support switching */
1321 if (mmc->version == SD_VERSION_1_0)
1322 return 0;
1323
1324 timeout = 4;
1325 while (timeout--) {
1326 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
Anton staaf9b00f0d2011-10-03 13:54:59 +00001327 (u8 *)switch_status);
Andy Flemingad347bb2008-10-30 16:41:01 -05001328
1329 if (err)
1330 return err;
1331
1332 /* The high-speed function is busy. Try again */
Yauhen Kharuzhy6e8edf42009-05-07 00:43:30 +03001333 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
Andy Flemingad347bb2008-10-30 16:41:01 -05001334 break;
1335 }
1336
Andy Flemingad347bb2008-10-30 16:41:01 -05001337 /* If high-speed isn't supported, we return */
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001338 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1339 mmc->card_caps |= MMC_CAP(SD_HS);
Andy Flemingad347bb2008-10-30 16:41:01 -05001340
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001341#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001342 /* Version before 3.0 don't support UHS modes */
1343 if (mmc->version < SD_VERSION_3)
1344 return 0;
1345
1346 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1347 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1348 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1349 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1350 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1351 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1352 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1353 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1354 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1355 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1356 mmc->card_caps |= MMC_CAP(UHS_DDR50);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001357#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001358
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001359 return 0;
1360}
1361
1362static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1363{
1364 int err;
1365
1366 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001367 int speed;
Macpaul Lin24e92ec2011-11-28 16:31:09 +00001368
Marek Vasut4105e972018-11-18 03:25:08 +01001369 /* SD version 1.00 and 1.01 does not support CMD 6 */
1370 if (mmc->version == SD_VERSION_1_0)
1371 return 0;
1372
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001373 switch (mode) {
1374 case SD_LEGACY:
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001375 speed = UHS_SDR12_BUS_SPEED;
1376 break;
1377 case SD_HS:
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +01001378 speed = HIGH_SPEED_BUS_SPEED;
1379 break;
1380#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1381 case UHS_SDR12:
1382 speed = UHS_SDR12_BUS_SPEED;
1383 break;
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001384 case UHS_SDR25:
1385 speed = UHS_SDR25_BUS_SPEED;
1386 break;
1387 case UHS_SDR50:
1388 speed = UHS_SDR50_BUS_SPEED;
1389 break;
1390 case UHS_DDR50:
1391 speed = UHS_DDR50_BUS_SPEED;
1392 break;
1393 case UHS_SDR104:
1394 speed = UHS_SDR104_BUS_SPEED;
1395 break;
Jean-Jacques Hiblot74c98b22018-01-04 15:23:30 +01001396#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001397 default:
1398 return -EINVAL;
1399 }
1400
1401 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001402 if (err)
1403 return err;
1404
Jean-Jacques Hiblote7f664e2018-02-09 12:09:27 +01001405 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001406 return -ENOTSUPP;
1407
1408 return 0;
1409}
Andy Flemingad347bb2008-10-30 16:41:01 -05001410
Marek Vasut8ff55fb2018-04-15 00:36:45 +02001411static int sd_select_bus_width(struct mmc *mmc, int w)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001412{
1413 int err;
1414 struct mmc_cmd cmd;
1415
1416 if ((w != 4) && (w != 1))
1417 return -EINVAL;
1418
1419 cmd.cmdidx = MMC_CMD_APP_CMD;
1420 cmd.resp_type = MMC_RSP_R1;
1421 cmd.cmdarg = mmc->rca << 16;
1422
1423 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05001424 if (err)
1425 return err;
1426
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001427 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1428 cmd.resp_type = MMC_RSP_R1;
1429 if (w == 4)
1430 cmd.cmdarg = 2;
1431 else if (w == 1)
1432 cmd.cmdarg = 0;
1433 err = mmc_send_cmd(mmc, &cmd, NULL);
1434 if (err)
1435 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05001436
1437 return 0;
1438}
Marek Vasuta318a7a2018-04-15 00:37:11 +02001439#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001440
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001441#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001442static int sd_read_ssr(struct mmc *mmc)
1443{
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001444 static const unsigned int sd_au_size[] = {
1445 0, SZ_16K / 512, SZ_32K / 512,
1446 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1447 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1448 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1449 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1450 SZ_64M / 512,
1451 };
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001452 int err, i;
1453 struct mmc_cmd cmd;
1454 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1455 struct mmc_data data;
1456 int timeout = 3;
1457 unsigned int au, eo, et, es;
1458
1459 cmd.cmdidx = MMC_CMD_APP_CMD;
1460 cmd.resp_type = MMC_RSP_R1;
1461 cmd.cmdarg = mmc->rca << 16;
1462
1463 err = mmc_send_cmd(mmc, &cmd, NULL);
1464 if (err)
1465 return err;
1466
1467 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1468 cmd.resp_type = MMC_RSP_R1;
1469 cmd.cmdarg = 0;
1470
1471retry_ssr:
1472 data.dest = (char *)ssr;
1473 data.blocksize = 64;
1474 data.blocks = 1;
1475 data.flags = MMC_DATA_READ;
1476
1477 err = mmc_send_cmd(mmc, &cmd, &data);
1478 if (err) {
1479 if (timeout--)
1480 goto retry_ssr;
1481
1482 return err;
1483 }
1484
1485 for (i = 0; i < 16; i++)
1486 ssr[i] = be32_to_cpu(ssr[i]);
1487
1488 au = (ssr[2] >> 12) & 0xF;
1489 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1490 mmc->ssr.au = sd_au_size[au];
1491 es = (ssr[3] >> 24) & 0xFF;
1492 es |= (ssr[2] & 0xFF) << 8;
1493 et = (ssr[3] >> 18) & 0x3F;
1494 if (es && et) {
1495 eo = (ssr[3] >> 16) & 0x3;
1496 mmc->ssr.erase_timeout = (et * 1000) / es;
1497 mmc->ssr.erase_offset = eo * 1000;
1498 }
1499 } else {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001500 pr_debug("Invalid Allocation Unit Size.\n");
Peng Fanb3fcf1e2016-09-01 11:13:38 +08001501 }
1502
1503 return 0;
1504}
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001505#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001506/* frequency bases */
1507/* divided by 10 to be nice to platforms without floating point */
Mike Frysingerb588caf2010-10-20 01:15:53 +00001508static const int fbase[] = {
Andy Flemingad347bb2008-10-30 16:41:01 -05001509 10000,
1510 100000,
1511 1000000,
1512 10000000,
1513};
1514
1515/* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1516 * to platforms without floating point.
1517 */
Simon Glass03317cc2016-05-14 14:02:57 -06001518static const u8 multipliers[] = {
Andy Flemingad347bb2008-10-30 16:41:01 -05001519 0, /* reserved */
1520 10,
1521 12,
1522 13,
1523 15,
1524 20,
1525 25,
1526 30,
1527 35,
1528 40,
1529 45,
1530 50,
1531 55,
1532 60,
1533 70,
1534 80,
1535};
1536
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001537static inline int bus_width(uint cap)
1538{
1539 if (cap == MMC_MODE_8BIT)
1540 return 8;
1541 if (cap == MMC_MODE_4BIT)
1542 return 4;
1543 if (cap == MMC_MODE_1BIT)
1544 return 1;
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01001545 pr_warn("invalid bus witdh capability 0x%x\n", cap);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001546 return 0;
1547}
1548
Simon Glasseba48f92017-07-29 11:35:31 -06001549#if !CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001550#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +02001551static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1552{
1553 return -ENOTSUPP;
1554}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001555#endif
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +02001556
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001557static int mmc_set_ios(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05001558{
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001559 int ret = 0;
1560
Pantelis Antoniou2c850462014-03-11 19:34:20 +02001561 if (mmc->cfg->ops->set_ios)
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001562 ret = mmc->cfg->ops->set_ios(mmc);
1563
1564 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -05001565}
Simon Glass394dfc02016-06-12 23:30:22 -06001566#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05001567
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +02001568int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
Andy Flemingad347bb2008-10-30 16:41:01 -05001569{
Jaehoon Chungab4d4052018-01-23 14:04:30 +09001570 if (!disable) {
Jaehoon Chung8a933292018-01-17 19:36:58 +09001571 if (clock > mmc->cfg->f_max)
1572 clock = mmc->cfg->f_max;
Andy Flemingad347bb2008-10-30 16:41:01 -05001573
Jaehoon Chung8a933292018-01-17 19:36:58 +09001574 if (clock < mmc->cfg->f_min)
1575 clock = mmc->cfg->f_min;
1576 }
Andy Flemingad347bb2008-10-30 16:41:01 -05001577
1578 mmc->clock = clock;
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +02001579 mmc->clk_disable = disable;
Andy Flemingad347bb2008-10-30 16:41:01 -05001580
Jaehoon Chungc8477d62018-01-26 19:25:30 +09001581 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1582
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001583 return mmc_set_ios(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05001584}
1585
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001586static int mmc_set_bus_width(struct mmc *mmc, uint width)
Andy Flemingad347bb2008-10-30 16:41:01 -05001587{
1588 mmc->bus_width = width;
1589
Kishon Vijay Abraham Ie178c112017-09-21 16:29:59 +02001590 return mmc_set_ios(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05001591}
1592
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001593#if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1594/*
1595 * helper function to display the capabilities in a human
1596 * friendly manner. The capabilities include bus width and
1597 * supported modes.
1598 */
1599void mmc_dump_capabilities(const char *text, uint caps)
1600{
1601 enum bus_mode mode;
1602
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001603 pr_debug("%s: widths [", text);
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001604 if (caps & MMC_MODE_8BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001605 pr_debug("8, ");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001606 if (caps & MMC_MODE_4BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001607 pr_debug("4, ");
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001608 if (caps & MMC_MODE_1BIT)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001609 pr_debug("1, ");
1610 pr_debug("\b\b] modes [");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001611 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1612 if (MMC_CAP(mode) & caps)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001613 pr_debug("%s, ", mmc_mode_name(mode));
1614 pr_debug("\b\b]\n");
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +02001615}
1616#endif
1617
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001618struct mode_width_tuning {
1619 enum bus_mode mode;
1620 uint widths;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001621#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001622 uint tuning;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001623#endif
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001624};
1625
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001626#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001627int mmc_voltage_to_mv(enum mmc_voltage voltage)
1628{
1629 switch (voltage) {
1630 case MMC_SIGNAL_VOLTAGE_000: return 0;
1631 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1632 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1633 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1634 }
1635 return -EINVAL;
1636}
1637
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001638static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1639{
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001640 int err;
1641
1642 if (mmc->signal_voltage == signal_voltage)
1643 return 0;
1644
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001645 mmc->signal_voltage = signal_voltage;
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001646 err = mmc_set_ios(mmc);
1647 if (err)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001648 pr_debug("unable to set voltage (err %d)\n", err);
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001649
1650 return err;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001651}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001652#else
1653static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1654{
1655 return 0;
1656}
1657#endif
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02001658
Marek Vasuta318a7a2018-04-15 00:37:11 +02001659#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001660static const struct mode_width_tuning sd_modes_by_pref[] = {
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001661#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1662#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001663 {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001664 .mode = UHS_SDR104,
1665 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1666 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1667 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001668#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001669 {
1670 .mode = UHS_SDR50,
1671 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1672 },
1673 {
1674 .mode = UHS_DDR50,
1675 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1676 },
1677 {
1678 .mode = UHS_SDR25,
1679 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1680 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001681#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001682 {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001683 .mode = SD_HS,
1684 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1685 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001686#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001687 {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001688 .mode = UHS_SDR12,
1689 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1690 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001691#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001692 {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001693 .mode = SD_LEGACY,
1694 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1695 }
1696};
1697
1698#define for_each_sd_mode_by_pref(caps, mwt) \
1699 for (mwt = sd_modes_by_pref;\
1700 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1701 mwt++) \
1702 if (caps & MMC_CAP(mwt->mode))
1703
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02001704static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001705{
1706 int err;
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001707 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1708 const struct mode_width_tuning *mwt;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001709#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001710 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001711#else
1712 bool uhs_en = false;
1713#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001714 uint caps;
1715
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001716#ifdef DEBUG
1717 mmc_dump_capabilities("sd card", card_caps);
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001718 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001719#endif
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001720
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001721 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001722 caps = card_caps & mmc->host_caps;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001723
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001724 if (!uhs_en)
1725 caps &= ~UHS_CAPS;
1726
1727 for_each_sd_mode_by_pref(caps, mwt) {
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001728 uint *w;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001729
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001730 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001731 if (*w & caps & mwt->widths) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001732 pr_debug("trying mode %s width %d (at %d MHz)\n",
1733 mmc_mode_name(mwt->mode),
1734 bus_width(*w),
1735 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001736
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001737 /* configure the bus width (card + host) */
1738 err = sd_select_bus_width(mmc, bus_width(*w));
1739 if (err)
1740 goto error;
1741 mmc_set_bus_width(mmc, bus_width(*w));
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001742
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001743 /* configure the bus mode (card) */
1744 err = sd_set_card_speed(mmc, mwt->mode);
1745 if (err)
1746 goto error;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001747
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001748 /* configure the bus mode (host) */
1749 mmc_select_mode(mmc, mwt->mode);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001750 mmc_set_clock(mmc, mmc->tran_speed,
1751 MMC_CLK_ENABLE);
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001752
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001753#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001754 /* execute tuning if needed */
1755 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1756 err = mmc_execute_tuning(mmc,
1757 mwt->tuning);
1758 if (err) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001759 pr_debug("tuning failed\n");
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001760 goto error;
1761 }
1762 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001763#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02001764
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001765#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001766 err = sd_read_ssr(mmc);
Peng Fan2d2fe8e2018-03-05 16:20:40 +08001767 if (err)
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +01001768 pr_warn("unable to read ssr\n");
1769#endif
1770 if (!err)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001771 return 0;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001772
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001773error:
1774 /* revert to a safer bus speed */
1775 mmc_select_mode(mmc, SD_LEGACY);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09001776 mmc_set_clock(mmc, mmc->tran_speed,
1777 MMC_CLK_ENABLE);
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001778 }
1779 }
1780 }
1781
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001782 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +02001783 return -ENOTSUPP;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001784}
1785
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001786/*
1787 * read the compare the part of ext csd that is constant.
1788 * This can be used to check that the transfer is working
1789 * as expected.
1790 */
1791static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001792{
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001793 int err;
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001794 const u8 *ext_csd = mmc->ext_csd;
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001795 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1796
Jean-Jacques Hiblot7ab1b622017-11-30 17:43:58 +01001797 if (mmc->version < MMC_VERSION_4)
1798 return 0;
1799
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001800 err = mmc_send_ext_csd(mmc, test_csd);
1801 if (err)
1802 return err;
1803
1804 /* Only compare read only fields */
1805 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1806 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1807 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1808 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1809 ext_csd[EXT_CSD_REV]
1810 == test_csd[EXT_CSD_REV] &&
1811 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1812 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1813 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1814 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1815 return 0;
1816
1817 return -EBADMSG;
1818}
1819
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001820#if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001821static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1822 uint32_t allowed_mask)
1823{
1824 u32 card_mask = 0;
1825
1826 switch (mode) {
Peng Fan46801252018-08-10 14:07:54 +08001827 case MMC_HS_400:
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001828 case MMC_HS_200:
Peng Fan46801252018-08-10 14:07:54 +08001829 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1830 EXT_CSD_CARD_TYPE_HS400_1_8V))
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001831 card_mask |= MMC_SIGNAL_VOLTAGE_180;
Peng Fan46801252018-08-10 14:07:54 +08001832 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1833 EXT_CSD_CARD_TYPE_HS400_1_2V))
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001834 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1835 break;
1836 case MMC_DDR_52:
1837 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1838 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1839 MMC_SIGNAL_VOLTAGE_180;
1840 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1841 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1842 break;
1843 default:
1844 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1845 break;
1846 }
1847
1848 while (card_mask & allowed_mask) {
1849 enum mmc_voltage best_match;
1850
1851 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1852 if (!mmc_set_signal_voltage(mmc, best_match))
1853 return 0;
1854
1855 allowed_mask &= ~best_match;
1856 }
1857
1858 return -ENOTSUPP;
1859}
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001860#else
1861static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1862 uint32_t allowed_mask)
1863{
1864 return 0;
1865}
1866#endif
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02001867
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001868static const struct mode_width_tuning mmc_modes_by_pref[] = {
Peng Fan46801252018-08-10 14:07:54 +08001869#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1870 {
1871 .mode = MMC_HS_400,
1872 .widths = MMC_MODE_8BIT,
1873 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1874 },
1875#endif
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001876#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001877 {
1878 .mode = MMC_HS_200,
1879 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02001880 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001881 },
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01001882#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001883 {
1884 .mode = MMC_DDR_52,
1885 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1886 },
1887 {
1888 .mode = MMC_HS_52,
1889 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1890 },
1891 {
1892 .mode = MMC_HS,
1893 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1894 },
1895 {
1896 .mode = MMC_LEGACY,
1897 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1898 }
1899};
1900
1901#define for_each_mmc_mode_by_pref(caps, mwt) \
1902 for (mwt = mmc_modes_by_pref;\
1903 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1904 mwt++) \
1905 if (caps & MMC_CAP(mwt->mode))
1906
1907static const struct ext_csd_bus_width {
1908 uint cap;
1909 bool is_ddr;
1910 uint ext_csd_bits;
1911} ext_csd_bus_width[] = {
1912 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1913 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1914 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1915 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1916 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1917};
1918
Peng Fan46801252018-08-10 14:07:54 +08001919#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1920static int mmc_select_hs400(struct mmc *mmc)
1921{
1922 int err;
1923
1924 /* Set timing to HS200 for tuning */
Marek Vasut111572f2019-01-03 21:19:24 +01001925 err = mmc_set_card_speed(mmc, MMC_HS_200, false);
Peng Fan46801252018-08-10 14:07:54 +08001926 if (err)
1927 return err;
1928
1929 /* configure the bus mode (host) */
1930 mmc_select_mode(mmc, MMC_HS_200);
1931 mmc_set_clock(mmc, mmc->tran_speed, false);
1932
1933 /* execute tuning if needed */
1934 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
1935 if (err) {
1936 debug("tuning failed\n");
1937 return err;
1938 }
1939
1940 /* Set back to HS */
BOUGH CHEN8702bbc2019-03-26 06:24:17 +00001941 mmc_set_card_speed(mmc, MMC_HS, true);
Peng Fan46801252018-08-10 14:07:54 +08001942
1943 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1944 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
1945 if (err)
1946 return err;
1947
Marek Vasut111572f2019-01-03 21:19:24 +01001948 err = mmc_set_card_speed(mmc, MMC_HS_400, false);
Peng Fan46801252018-08-10 14:07:54 +08001949 if (err)
1950 return err;
1951
1952 mmc_select_mode(mmc, MMC_HS_400);
1953 err = mmc_set_clock(mmc, mmc->tran_speed, false);
1954 if (err)
1955 return err;
1956
1957 return 0;
1958}
1959#else
1960static int mmc_select_hs400(struct mmc *mmc)
1961{
1962 return -ENOTSUPP;
1963}
1964#endif
1965
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001966#define for_each_supported_width(caps, ddr, ecbv) \
1967 for (ecbv = ext_csd_bus_width;\
1968 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
1969 ecbv++) \
1970 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
1971
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02001972static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
Jean-Jacques Hiblot933d1262017-09-21 16:29:52 +02001973{
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001974 int err;
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02001975 const struct mode_width_tuning *mwt;
1976 const struct ext_csd_bus_width *ecbw;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001977
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001978#ifdef DEBUG
1979 mmc_dump_capabilities("mmc", card_caps);
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001980 mmc_dump_capabilities("host", mmc->host_caps);
Jean-Jacques Hiblot93c31d12017-11-30 17:43:54 +01001981#endif
1982
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001983 /* Restrict card's capabilities by what the host can do */
Jean-Jacques Hiblotd7e5e032017-11-30 17:43:57 +01001984 card_caps &= mmc->host_caps;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02001985
1986 /* Only version 4 of MMC supports wider bus widths */
1987 if (mmc->version < MMC_VERSION_4)
1988 return 0;
1989
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001990 if (!mmc->ext_csd) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09001991 pr_debug("No ext_csd found!\n"); /* this should enver happen */
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02001992 return -ENOTSUPP;
1993 }
1994
Marek Vasut111572f2019-01-03 21:19:24 +01001995#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
1996 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1997 /*
1998 * In case the eMMC is in HS200/HS400 mode, downgrade to HS mode
1999 * before doing anything else, since a transition from either of
2000 * the HS200/HS400 mode directly to legacy mode is not supported.
2001 */
2002 if (mmc->selected_mode == MMC_HS_200 ||
2003 mmc->selected_mode == MMC_HS_400)
2004 mmc_set_card_speed(mmc, MMC_HS, true);
2005 else
2006#endif
2007 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02002008
2009 for_each_mmc_mode_by_pref(card_caps, mwt) {
2010 for_each_supported_width(card_caps & mwt->widths,
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002011 mmc_is_mode_ddr(mwt->mode), ecbw) {
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02002012 enum mmc_voltage old_voltage;
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002013 pr_debug("trying mode %s width %d (at %d MHz)\n",
2014 mmc_mode_name(mwt->mode),
2015 bus_width(ecbw->cap),
2016 mmc_mode2freq(mmc, mwt->mode) / 1000000);
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02002017 old_voltage = mmc->signal_voltage;
2018 err = mmc_set_lowest_voltage(mmc, mwt->mode,
2019 MMC_ALL_SIGNAL_VOLTAGE);
2020 if (err)
2021 continue;
2022
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002023 /* configure the bus width (card + host) */
2024 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2025 EXT_CSD_BUS_WIDTH,
2026 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
2027 if (err)
2028 goto error;
2029 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002030
Peng Fan46801252018-08-10 14:07:54 +08002031 if (mwt->mode == MMC_HS_400) {
2032 err = mmc_select_hs400(mmc);
2033 if (err) {
2034 printf("Select HS400 failed %d\n", err);
2035 goto error;
2036 }
2037 } else {
2038 /* configure the bus speed (card) */
Marek Vasut111572f2019-01-03 21:19:24 +01002039 err = mmc_set_card_speed(mmc, mwt->mode, false);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002040 if (err)
2041 goto error;
Peng Fan46801252018-08-10 14:07:54 +08002042
2043 /*
2044 * configure the bus width AND the ddr mode
2045 * (card). The host side will be taken care
2046 * of in the next step
2047 */
2048 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
2049 err = mmc_switch(mmc,
2050 EXT_CSD_CMD_SET_NORMAL,
2051 EXT_CSD_BUS_WIDTH,
2052 ecbw->ext_csd_bits);
2053 if (err)
2054 goto error;
2055 }
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002056
Peng Fan46801252018-08-10 14:07:54 +08002057 /* configure the bus mode (host) */
2058 mmc_select_mode(mmc, mwt->mode);
2059 mmc_set_clock(mmc, mmc->tran_speed,
2060 MMC_CLK_ENABLE);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01002061#ifdef MMC_SUPPORTS_TUNING
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002062
Peng Fan46801252018-08-10 14:07:54 +08002063 /* execute tuning if needed */
2064 if (mwt->tuning) {
2065 err = mmc_execute_tuning(mmc,
2066 mwt->tuning);
2067 if (err) {
2068 pr_debug("tuning failed\n");
2069 goto error;
2070 }
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02002071 }
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +01002072#endif
Peng Fan46801252018-08-10 14:07:54 +08002073 }
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +02002074
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002075 /* do a transfer to check the configuration */
2076 err = mmc_read_and_compare_ext_csd(mmc);
2077 if (!err)
2078 return 0;
2079error:
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +02002080 mmc_set_signal_voltage(mmc, old_voltage);
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002081 /* if an error occured, revert to a safer bus mode */
2082 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2083 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
2084 mmc_select_mode(mmc, MMC_LEGACY);
2085 mmc_set_bus_width(mmc, 1);
2086 }
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002087 }
2088
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002089 pr_err("unable to select a mode\n");
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002090
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +02002091 return -ENOTSUPP;
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002092}
Marek Vasuta318a7a2018-04-15 00:37:11 +02002093#endif
2094
2095#if CONFIG_IS_ENABLED(MMC_TINY)
2096DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2097#endif
Jean-Jacques Hiblot31e7cf32017-09-21 16:29:49 +02002098
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02002099static int mmc_startup_v4(struct mmc *mmc)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002100{
2101 int err, i;
2102 u64 capacity;
2103 bool has_parts = false;
2104 bool part_completed;
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002105 static const u32 mmc_versions[] = {
2106 MMC_VERSION_4,
2107 MMC_VERSION_4_1,
2108 MMC_VERSION_4_2,
2109 MMC_VERSION_4_3,
Jean-Jacques Hiblotc64862b2018-02-09 12:09:28 +01002110 MMC_VERSION_4_4,
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002111 MMC_VERSION_4_41,
2112 MMC_VERSION_4_5,
2113 MMC_VERSION_5_0,
2114 MMC_VERSION_5_1
2115 };
2116
Marek Vasuta318a7a2018-04-15 00:37:11 +02002117#if CONFIG_IS_ENABLED(MMC_TINY)
2118 u8 *ext_csd = ext_csd_bkup;
2119
2120 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2121 return 0;
2122
2123 if (!mmc->ext_csd)
2124 memset(ext_csd_bkup, 0, sizeof(ext_csd_bkup));
2125
2126 err = mmc_send_ext_csd(mmc, ext_csd);
2127 if (err)
2128 goto error;
2129
2130 /* store the ext csd for future reference */
2131 if (!mmc->ext_csd)
2132 mmc->ext_csd = ext_csd;
2133#else
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002134 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002135
2136 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2137 return 0;
2138
2139 /* check ext_csd version and capacity */
2140 err = mmc_send_ext_csd(mmc, ext_csd);
2141 if (err)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002142 goto error;
2143
2144 /* store the ext csd for future reference */
2145 if (!mmc->ext_csd)
2146 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2147 if (!mmc->ext_csd)
2148 return -ENOMEM;
2149 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
Marek Vasuta318a7a2018-04-15 00:37:11 +02002150#endif
Alexander Kochetkovf1133c92018-02-20 14:35:55 +03002151 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
Jean-Jacques Hiblotfa6c5772018-01-04 15:23:31 +01002152 return -EINVAL;
2153
2154 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2155
2156 if (mmc->version >= MMC_VERSION_4_2) {
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002157 /*
2158 * According to the JEDEC Standard, the value of
2159 * ext_csd's capacity is valid if the value is more
2160 * than 2GB
2161 */
2162 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2163 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2164 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2165 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2166 capacity *= MMC_MAX_BLOCK_LEN;
2167 if ((capacity >> 20) > 2 * 1024)
2168 mmc->capacity_user = capacity;
2169 }
2170
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +02002171 if (mmc->version >= MMC_VERSION_4_5)
2172 mmc->gen_cmd6_time = ext_csd[EXT_CSD_GENERIC_CMD6_TIME];
2173
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002174 /* The partition data may be non-zero but it is only
2175 * effective if PARTITION_SETTING_COMPLETED is set in
2176 * EXT_CSD, so ignore any data if this bit is not set,
2177 * except for enabling the high-capacity group size
2178 * definition (see below).
2179 */
2180 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2181 EXT_CSD_PARTITION_SETTING_COMPLETED);
2182
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +02002183 mmc->part_switch_time = ext_csd[EXT_CSD_PART_SWITCH_TIME];
2184 /* Some eMMC set the value too low so set a minimum */
2185 if (mmc->part_switch_time < MMC_MIN_PART_SWITCH_TIME && mmc->part_switch_time)
2186 mmc->part_switch_time = MMC_MIN_PART_SWITCH_TIME;
2187
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002188 /* store the partition info of emmc */
2189 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2190 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2191 ext_csd[EXT_CSD_BOOT_MULT])
2192 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2193 if (part_completed &&
2194 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2195 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2196
2197 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2198
2199 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2200
2201 for (i = 0; i < 4; i++) {
2202 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2203 uint mult = (ext_csd[idx + 2] << 16) +
2204 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2205 if (mult)
2206 has_parts = true;
2207 if (!part_completed)
2208 continue;
2209 mmc->capacity_gp[i] = mult;
2210 mmc->capacity_gp[i] *=
2211 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2212 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2213 mmc->capacity_gp[i] <<= 19;
2214 }
2215
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +01002216#ifndef CONFIG_SPL_BUILD
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002217 if (part_completed) {
2218 mmc->enh_user_size =
2219 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2220 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2221 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2222 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2223 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2224 mmc->enh_user_size <<= 19;
2225 mmc->enh_user_start =
2226 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2227 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2228 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2229 ext_csd[EXT_CSD_ENH_START_ADDR];
2230 if (mmc->high_capacity)
2231 mmc->enh_user_start <<= 9;
2232 }
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +01002233#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002234
2235 /*
2236 * Host needs to enable ERASE_GRP_DEF bit if device is
2237 * partitioned. This bit will be lost every time after a reset
2238 * or power off. This will affect erase size.
2239 */
2240 if (part_completed)
2241 has_parts = true;
2242 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2243 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2244 has_parts = true;
2245 if (has_parts) {
2246 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2247 EXT_CSD_ERASE_GROUP_DEF, 1);
2248
2249 if (err)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002250 goto error;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002251
2252 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2253 }
2254
2255 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002256#if CONFIG_IS_ENABLED(MMC_WRITE)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002257 /* Read out group size from ext_csd */
2258 mmc->erase_grp_size =
2259 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002260#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002261 /*
2262 * if high capacity and partition setting completed
2263 * SEC_COUNT is valid even if it is smaller than 2 GiB
2264 * JEDEC Standard JESD84-B45, 6.2.4
2265 */
2266 if (mmc->high_capacity && part_completed) {
2267 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2268 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2269 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2270 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2271 capacity *= MMC_MAX_BLOCK_LEN;
2272 mmc->capacity_user = capacity;
2273 }
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002274 }
2275#if CONFIG_IS_ENABLED(MMC_WRITE)
2276 else {
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002277 /* Calculate the group size from the csd value. */
2278 int erase_gsz, erase_gmul;
2279
2280 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2281 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2282 mmc->erase_grp_size = (erase_gsz + 1)
2283 * (erase_gmul + 1);
2284 }
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002285#endif
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +01002286#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002287 mmc->hc_wp_grp_size = 1024
2288 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2289 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +01002290#endif
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002291
2292 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2293
2294 return 0;
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002295error:
2296 if (mmc->ext_csd) {
Marek Vasuta318a7a2018-04-15 00:37:11 +02002297#if !CONFIG_IS_ENABLED(MMC_TINY)
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002298 free(mmc->ext_csd);
Marek Vasuta318a7a2018-04-15 00:37:11 +02002299#endif
Jean-Jacques Hiblot06976eb2017-11-30 17:43:59 +01002300 mmc->ext_csd = NULL;
2301 }
2302 return err;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002303}
2304
Kim Phillips87ea3892012-10-29 13:34:43 +00002305static int mmc_startup(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002306{
Stephen Warrene315ae82013-06-11 15:14:01 -06002307 int err, i;
Andy Flemingad347bb2008-10-30 16:41:01 -05002308 uint mult, freq;
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002309 u64 cmult, csize;
Andy Flemingad347bb2008-10-30 16:41:01 -05002310 struct mmc_cmd cmd;
Simon Glasse5db1152016-05-01 13:52:35 -06002311 struct blk_desc *bdesc;
Andy Flemingad347bb2008-10-30 16:41:01 -05002312
Thomas Chou1254c3d2010-12-24 13:12:21 +00002313#ifdef CONFIG_MMC_SPI_CRC_ON
2314 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2315 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2316 cmd.resp_type = MMC_RSP_R1;
2317 cmd.cmdarg = 1;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002318 err = mmc_send_cmd(mmc, &cmd, NULL);
Thomas Chou1254c3d2010-12-24 13:12:21 +00002319 if (err)
2320 return err;
2321 }
2322#endif
2323
Andy Flemingad347bb2008-10-30 16:41:01 -05002324 /* Put the Card in Identify Mode */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002325 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2326 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
Andy Flemingad347bb2008-10-30 16:41:01 -05002327 cmd.resp_type = MMC_RSP_R2;
2328 cmd.cmdarg = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05002329
2330 err = mmc_send_cmd(mmc, &cmd, NULL);
2331
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +02002332#ifdef CONFIG_MMC_QUIRKS
2333 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2334 int retries = 4;
2335 /*
2336 * It has been seen that SEND_CID may fail on the first
2337 * attempt, let's try a few more time
2338 */
2339 do {
2340 err = mmc_send_cmd(mmc, &cmd, NULL);
2341 if (!err)
2342 break;
2343 } while (retries--);
2344 }
2345#endif
2346
Andy Flemingad347bb2008-10-30 16:41:01 -05002347 if (err)
2348 return err;
2349
2350 memcpy(mmc->cid, cmd.response, 16);
2351
2352 /*
2353 * For MMC cards, set the Relative Address.
2354 * For SD cards, get the Relatvie Address.
2355 * This also puts the cards into Standby State
2356 */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002357 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2358 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2359 cmd.cmdarg = mmc->rca << 16;
2360 cmd.resp_type = MMC_RSP_R6;
Andy Flemingad347bb2008-10-30 16:41:01 -05002361
Thomas Chou1254c3d2010-12-24 13:12:21 +00002362 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05002363
Thomas Chou1254c3d2010-12-24 13:12:21 +00002364 if (err)
2365 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002366
Thomas Chou1254c3d2010-12-24 13:12:21 +00002367 if (IS_SD(mmc))
2368 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2369 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002370
2371 /* Get the Card-Specific Data */
2372 cmd.cmdidx = MMC_CMD_SEND_CSD;
2373 cmd.resp_type = MMC_RSP_R2;
2374 cmd.cmdarg = mmc->rca << 16;
Andy Flemingad347bb2008-10-30 16:41:01 -05002375
2376 err = mmc_send_cmd(mmc, &cmd, NULL);
2377
2378 if (err)
2379 return err;
2380
Rabin Vincentb6eed942009-04-05 13:30:56 +05302381 mmc->csd[0] = cmd.response[0];
2382 mmc->csd[1] = cmd.response[1];
2383 mmc->csd[2] = cmd.response[2];
2384 mmc->csd[3] = cmd.response[3];
Andy Flemingad347bb2008-10-30 16:41:01 -05002385
2386 if (mmc->version == MMC_VERSION_UNKNOWN) {
Rabin Vincentbdf7a682009-04-05 13:30:55 +05302387 int version = (cmd.response[0] >> 26) & 0xf;
Andy Flemingad347bb2008-10-30 16:41:01 -05002388
2389 switch (version) {
Bin Meng4a4ef872016-03-17 21:53:13 -07002390 case 0:
2391 mmc->version = MMC_VERSION_1_2;
2392 break;
2393 case 1:
2394 mmc->version = MMC_VERSION_1_4;
2395 break;
2396 case 2:
2397 mmc->version = MMC_VERSION_2_2;
2398 break;
2399 case 3:
2400 mmc->version = MMC_VERSION_3;
2401 break;
2402 case 4:
2403 mmc->version = MMC_VERSION_4;
2404 break;
2405 default:
2406 mmc->version = MMC_VERSION_1_2;
2407 break;
Andy Flemingad347bb2008-10-30 16:41:01 -05002408 }
2409 }
2410
2411 /* divide frequency by 10, since the mults are 10x bigger */
Rabin Vincentbdf7a682009-04-05 13:30:55 +05302412 freq = fbase[(cmd.response[0] & 0x7)];
2413 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
Andy Flemingad347bb2008-10-30 16:41:01 -05002414
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +02002415 mmc->legacy_speed = freq * mult;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +02002416 mmc_select_mode(mmc, MMC_LEGACY);
Andy Flemingad347bb2008-10-30 16:41:01 -05002417
Markus Niebel03951412013-12-16 13:40:46 +01002418 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
Rabin Vincentb6eed942009-04-05 13:30:56 +05302419 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002420#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Flemingad347bb2008-10-30 16:41:01 -05002421
2422 if (IS_SD(mmc))
2423 mmc->write_bl_len = mmc->read_bl_len;
2424 else
Rabin Vincentb6eed942009-04-05 13:30:56 +05302425 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002426#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002427
2428 if (mmc->high_capacity) {
2429 csize = (mmc->csd[1] & 0x3f) << 16
2430 | (mmc->csd[2] & 0xffff0000) >> 16;
2431 cmult = 8;
2432 } else {
2433 csize = (mmc->csd[1] & 0x3ff) << 2
2434 | (mmc->csd[2] & 0xc0000000) >> 30;
2435 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2436 }
2437
Stephen Warrene315ae82013-06-11 15:14:01 -06002438 mmc->capacity_user = (csize + 1) << (cmult + 2);
2439 mmc->capacity_user *= mmc->read_bl_len;
2440 mmc->capacity_boot = 0;
2441 mmc->capacity_rpmb = 0;
2442 for (i = 0; i < 4; i++)
2443 mmc->capacity_gp[i] = 0;
Andy Flemingad347bb2008-10-30 16:41:01 -05002444
Simon Glassa09c2b72013-04-03 08:54:30 +00002445 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2446 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Andy Flemingad347bb2008-10-30 16:41:01 -05002447
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002448#if CONFIG_IS_ENABLED(MMC_WRITE)
Simon Glassa09c2b72013-04-03 08:54:30 +00002449 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2450 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002451#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002452
Markus Niebel03951412013-12-16 13:40:46 +01002453 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2454 cmd.cmdidx = MMC_CMD_SET_DSR;
2455 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2456 cmd.resp_type = MMC_RSP_NONE;
2457 if (mmc_send_cmd(mmc, &cmd, NULL))
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002458 pr_warn("MMC: SET_DSR failed\n");
Markus Niebel03951412013-12-16 13:40:46 +01002459 }
2460
Andy Flemingad347bb2008-10-30 16:41:01 -05002461 /* Select the card, and put it into Transfer Mode */
Thomas Chou1254c3d2010-12-24 13:12:21 +00002462 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2463 cmd.cmdidx = MMC_CMD_SELECT_CARD;
Ajay Bhargav4a32fba2011-10-05 03:13:23 +00002464 cmd.resp_type = MMC_RSP_R1;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002465 cmd.cmdarg = mmc->rca << 16;
Thomas Chou1254c3d2010-12-24 13:12:21 +00002466 err = mmc_send_cmd(mmc, &cmd, NULL);
Andy Flemingad347bb2008-10-30 16:41:01 -05002467
Thomas Chou1254c3d2010-12-24 13:12:21 +00002468 if (err)
2469 return err;
2470 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002471
Lei Wenea526762011-06-22 17:03:31 +00002472 /*
2473 * For SD, its erase group is always one sector
2474 */
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002475#if CONFIG_IS_ENABLED(MMC_WRITE)
Lei Wenea526762011-06-22 17:03:31 +00002476 mmc->erase_grp_size = 1;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002477#endif
Lei Wen31b99802011-05-02 16:26:26 +00002478 mmc->part_config = MMCPART_NOAVAILABLE;
Diego Santa Cruza7a75992014-12-23 10:50:27 +01002479
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +02002480 err = mmc_startup_v4(mmc);
Jean-Jacques Hiblote84459c2017-09-21 16:29:50 +02002481 if (err)
2482 return err;
Sukumar Ghorai232293c2010-09-20 18:29:29 +05302483
Simon Glasse5db1152016-05-01 13:52:35 -06002484 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
Stephen Warrene315ae82013-06-11 15:14:01 -06002485 if (err)
2486 return err;
2487
Marek Vasuta318a7a2018-04-15 00:37:11 +02002488#if CONFIG_IS_ENABLED(MMC_TINY)
2489 mmc_set_clock(mmc, mmc->legacy_speed, false);
2490 mmc_select_mode(mmc, IS_SD(mmc) ? SD_LEGACY : MMC_LEGACY);
2491 mmc_set_bus_width(mmc, 1);
2492#else
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02002493 if (IS_SD(mmc)) {
2494 err = sd_get_capabilities(mmc);
2495 if (err)
2496 return err;
2497 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2498 } else {
2499 err = mmc_get_capabilities(mmc);
2500 if (err)
2501 return err;
2502 mmc_select_mode_and_width(mmc, mmc->card_caps);
2503 }
Marek Vasuta318a7a2018-04-15 00:37:11 +02002504#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002505 if (err)
2506 return err;
2507
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +02002508 mmc->best_mode = mmc->selected_mode;
Jaehoon Chunge1d4c7b2012-03-26 21:16:03 +00002509
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002510 /* Fix the block length for DDR mode */
2511 if (mmc->ddr_mode) {
2512 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002513#if CONFIG_IS_ENABLED(MMC_WRITE)
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002514 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +01002515#endif
Andrew Gabbasov532663b2014-12-01 06:59:11 -06002516 }
2517
Andy Flemingad347bb2008-10-30 16:41:01 -05002518 /* fill in device description */
Simon Glasse5db1152016-05-01 13:52:35 -06002519 bdesc = mmc_get_blk_desc(mmc);
2520 bdesc->lun = 0;
2521 bdesc->hwpart = 0;
2522 bdesc->type = 0;
2523 bdesc->blksz = mmc->read_bl_len;
2524 bdesc->log2blksz = LOG2(bdesc->blksz);
2525 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
Sjoerd Simonsd67754f2015-12-04 23:27:40 +01002526#if !defined(CONFIG_SPL_BUILD) || \
2527 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2528 !defined(CONFIG_USE_TINY_PRINTF))
Simon Glasse5db1152016-05-01 13:52:35 -06002529 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
Taylor Hutt7367ec22012-10-20 17:15:59 +00002530 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2531 (mmc->cid[3] >> 16) & 0xffff);
Simon Glasse5db1152016-05-01 13:52:35 -06002532 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
Taylor Hutt7367ec22012-10-20 17:15:59 +00002533 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2534 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2535 (mmc->cid[2] >> 24) & 0xff);
Simon Glasse5db1152016-05-01 13:52:35 -06002536 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
Taylor Hutt7367ec22012-10-20 17:15:59 +00002537 (mmc->cid[2] >> 16) & 0xf);
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002538#else
Simon Glasse5db1152016-05-01 13:52:35 -06002539 bdesc->vendor[0] = 0;
2540 bdesc->product[0] = 0;
2541 bdesc->revision[0] = 0;
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002542#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002543
Andre Przywara17798042018-12-17 10:05:45 +00002544#if !defined(CONFIG_DM_MMC) && (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT))
2545 part_init(bdesc);
2546#endif
2547
Andy Flemingad347bb2008-10-30 16:41:01 -05002548 return 0;
2549}
2550
Kim Phillips87ea3892012-10-29 13:34:43 +00002551static int mmc_send_if_cond(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002552{
2553 struct mmc_cmd cmd;
2554 int err;
2555
2556 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2557 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
Pantelis Antoniou2c850462014-03-11 19:34:20 +02002558 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
Andy Flemingad347bb2008-10-30 16:41:01 -05002559 cmd.resp_type = MMC_RSP_R7;
Andy Flemingad347bb2008-10-30 16:41:01 -05002560
2561 err = mmc_send_cmd(mmc, &cmd, NULL);
2562
2563 if (err)
2564 return err;
2565
Rabin Vincentb6eed942009-04-05 13:30:56 +05302566 if ((cmd.response[0] & 0xff) != 0xaa)
Jaehoon Chung7825d202016-07-19 16:33:36 +09002567 return -EOPNOTSUPP;
Andy Flemingad347bb2008-10-30 16:41:01 -05002568 else
2569 mmc->version = SD_VERSION_2;
2570
2571 return 0;
2572}
2573
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002574#if !CONFIG_IS_ENABLED(DM_MMC)
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002575/* board-specific MMC power initializations. */
2576__weak void board_mmc_power_init(void)
2577{
2578}
Simon Glass833b80d2017-04-22 19:10:56 -06002579#endif
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002580
Peng Fan15305962016-10-11 15:08:43 +08002581static int mmc_power_init(struct mmc *mmc)
2582{
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002583#if CONFIG_IS_ENABLED(DM_MMC)
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002584#if CONFIG_IS_ENABLED(DM_REGULATOR)
Peng Fan15305962016-10-11 15:08:43 +08002585 int ret;
2586
2587 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002588 &mmc->vmmc_supply);
2589 if (ret)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002590 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002591
2592 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2593 &mmc->vqmmc_supply);
2594 if (ret)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002595 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002596#endif
2597#else /* !CONFIG_DM_MMC */
2598 /*
2599 * Driver model should use a regulator, as above, rather than calling
2600 * out to board code.
2601 */
2602 board_mmc_power_init();
2603#endif
2604 return 0;
2605}
2606
2607/*
2608 * put the host in the initial state:
2609 * - turn on Vdd (card power supply)
2610 * - configure the bus width and clock to minimal values
2611 */
2612static void mmc_set_initial_state(struct mmc *mmc)
2613{
2614 int err;
2615
2616 /* First try to set 3.3V. If it fails set to 1.8V */
2617 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2618 if (err != 0)
2619 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2620 if (err != 0)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002621 pr_warn("mmc: failed to set signal voltage\n");
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002622
2623 mmc_select_mode(mmc, MMC_LEGACY);
2624 mmc_set_bus_width(mmc, 1);
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09002625 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002626}
Peng Fan15305962016-10-11 15:08:43 +08002627
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002628static int mmc_power_on(struct mmc *mmc)
2629{
2630#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002631 if (mmc->vmmc_supply) {
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002632 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2633
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +02002634 if (ret) {
2635 puts("Error enabling VMMC supply\n");
2636 return ret;
2637 }
Peng Fan15305962016-10-11 15:08:43 +08002638 }
2639#endif
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002640 return 0;
2641}
2642
2643static int mmc_power_off(struct mmc *mmc)
2644{
Jaehoon Chung239cb2f2018-01-26 19:25:29 +09002645 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002646#if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2647 if (mmc->vmmc_supply) {
2648 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2649
2650 if (ret) {
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002651 pr_debug("Error disabling VMMC supply\n");
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002652 return ret;
2653 }
2654 }
Simon Glass833b80d2017-04-22 19:10:56 -06002655#endif
Peng Fan15305962016-10-11 15:08:43 +08002656 return 0;
2657}
2658
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002659static int mmc_power_cycle(struct mmc *mmc)
2660{
2661 int ret;
2662
2663 ret = mmc_power_off(mmc);
2664 if (ret)
2665 return ret;
2666 /*
2667 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2668 * to be on the safer side.
2669 */
2670 udelay(2000);
2671 return mmc_power_on(mmc);
2672}
2673
Jon Nettleton2663fe42018-06-11 15:26:19 +03002674int mmc_get_op_cond(struct mmc *mmc)
Andy Flemingad347bb2008-10-30 16:41:01 -05002675{
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002676 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
Macpaul Lin028bde12011-11-14 23:35:39 +00002677 int err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002678
Lei Wen31b99802011-05-02 16:26:26 +00002679 if (mmc->has_init)
2680 return 0;
2681
Yangbo Lub124f8a2015-04-22 13:57:00 +08002682#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2683 mmc_adapter_card_type_ident();
2684#endif
Peng Fan15305962016-10-11 15:08:43 +08002685 err = mmc_power_init(mmc);
2686 if (err)
2687 return err;
Paul Kocialkowski2439fe92014-11-08 20:55:45 +01002688
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +02002689#ifdef CONFIG_MMC_QUIRKS
2690 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
2691 MMC_QUIRK_RETRY_SEND_CID;
2692#endif
2693
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +02002694 err = mmc_power_cycle(mmc);
2695 if (err) {
2696 /*
2697 * if power cycling is not supported, we should not try
2698 * to use the UHS modes, because we wouldn't be able to
2699 * recover from an error during the UHS initialization.
2700 */
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002701 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +02002702 uhs_en = false;
2703 mmc->host_caps &= ~UHS_CAPS;
2704 err = mmc_power_on(mmc);
2705 }
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002706 if (err)
2707 return err;
2708
Simon Glasseba48f92017-07-29 11:35:31 -06002709#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -06002710 /* The device has already been probed ready for use */
2711#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +02002712 /* made sure it's not NULL earlier */
Pantelis Antoniou2c850462014-03-11 19:34:20 +02002713 err = mmc->cfg->ops->init(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05002714 if (err)
2715 return err;
Simon Glass394dfc02016-06-12 23:30:22 -06002716#endif
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -06002717 mmc->ddr_mode = 0;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +02002718
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002719retry:
Kishon Vijay Abraham I80b87e12017-09-21 16:30:02 +02002720 mmc_set_initial_state(mmc);
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +02002721
Andy Flemingad347bb2008-10-30 16:41:01 -05002722 /* Reset the Card */
2723 err = mmc_go_idle(mmc);
2724
2725 if (err)
2726 return err;
2727
Lei Wen31b99802011-05-02 16:26:26 +00002728 /* The internal partition reset to user partition(0) at every CMD0*/
Simon Glasse5db1152016-05-01 13:52:35 -06002729 mmc_get_blk_desc(mmc)->hwpart = 0;
Lei Wen31b99802011-05-02 16:26:26 +00002730
Andy Flemingad347bb2008-10-30 16:41:01 -05002731 /* Test for SD version 2 */
Macpaul Lin028bde12011-11-14 23:35:39 +00002732 err = mmc_send_if_cond(mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -05002733
Andy Flemingad347bb2008-10-30 16:41:01 -05002734 /* Now try to get the SD card's operating condition */
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +02002735 err = sd_send_op_cond(mmc, uhs_en);
2736 if (err && uhs_en) {
2737 uhs_en = false;
2738 mmc_power_cycle(mmc);
2739 goto retry;
2740 }
Andy Flemingad347bb2008-10-30 16:41:01 -05002741
2742 /* If the command timed out, we check for an MMC card */
Jaehoon Chung7825d202016-07-19 16:33:36 +09002743 if (err == -ETIMEDOUT) {
Andy Flemingad347bb2008-10-30 16:41:01 -05002744 err = mmc_send_op_cond(mmc);
2745
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002746 if (err) {
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002747#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002748 pr_err("Card did not respond to voltage select!\n");
Paul Burton6a7c5ba2013-09-04 16:12:25 +01002749#endif
Jaehoon Chung7825d202016-07-19 16:33:36 +09002750 return -EOPNOTSUPP;
Andy Flemingad347bb2008-10-30 16:41:01 -05002751 }
2752 }
2753
Jon Nettleton2663fe42018-06-11 15:26:19 +03002754 return err;
2755}
2756
2757int mmc_start_init(struct mmc *mmc)
2758{
2759 bool no_card;
2760 int err = 0;
2761
2762 /*
2763 * all hosts are capable of 1 bit bus-width and able to use the legacy
2764 * timings.
2765 */
2766 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(SD_LEGACY) |
2767 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
2768
2769#if !defined(CONFIG_MMC_BROKEN_CD)
2770 /* we pretend there's no card when init is NULL */
2771 no_card = mmc_getcd(mmc) == 0;
2772#else
2773 no_card = 0;
2774#endif
2775#if !CONFIG_IS_ENABLED(DM_MMC)
2776 no_card = no_card || (mmc->cfg->ops->init == NULL);
2777#endif
2778 if (no_card) {
2779 mmc->has_init = 0;
2780#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2781 pr_err("MMC: no card present\n");
2782#endif
2783 return -ENOMEDIUM;
2784 }
2785
2786 err = mmc_get_op_cond(mmc);
2787
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002788 if (!err)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002789 mmc->init_in_progress = 1;
2790
2791 return err;
2792}
2793
2794static int mmc_complete_init(struct mmc *mmc)
2795{
2796 int err = 0;
2797
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002798 mmc->init_in_progress = 0;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002799 if (mmc->op_cond_pending)
2800 err = mmc_complete_op_cond(mmc);
2801
2802 if (!err)
2803 err = mmc_startup(mmc);
Lei Wen31b99802011-05-02 16:26:26 +00002804 if (err)
2805 mmc->has_init = 0;
2806 else
2807 mmc->has_init = 1;
2808 return err;
Andy Flemingad347bb2008-10-30 16:41:01 -05002809}
2810
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002811int mmc_init(struct mmc *mmc)
2812{
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002813 int err = 0;
Vipul Kumardbad7b42018-05-03 12:20:54 +05302814 __maybe_unused ulong start;
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002815#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass59bc6f22016-05-01 13:52:41 -06002816 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002817
Simon Glass59bc6f22016-05-01 13:52:41 -06002818 upriv->mmc = mmc;
2819#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002820 if (mmc->has_init)
2821 return 0;
Mateusz Zalegada351782014-04-29 20:15:30 +02002822
2823 start = get_timer(0);
2824
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002825 if (!mmc->init_in_progress)
2826 err = mmc_start_init(mmc);
2827
Andrew Gabbasov3a669bc2015-03-19 07:44:07 -05002828 if (!err)
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002829 err = mmc_complete_init(mmc);
Jagan Teki9bee2b52017-01-10 11:18:43 +01002830 if (err)
Masahiro Yamadaf97b1482018-01-28 19:11:42 +09002831 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
Jagan Teki9bee2b52017-01-10 11:18:43 +01002832
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002833 return err;
2834}
2835
Marek Vasuta4773fc2019-01-29 04:45:51 +01002836#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
2837 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
2838 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
2839int mmc_deinit(struct mmc *mmc)
2840{
2841 u32 caps_filtered;
2842
2843 if (!mmc->has_init)
2844 return 0;
2845
2846 if (IS_SD(mmc)) {
2847 caps_filtered = mmc->card_caps &
2848 ~(MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) |
2849 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_DDR50) |
2850 MMC_CAP(UHS_SDR104));
2851
2852 return sd_select_mode_and_width(mmc, caps_filtered);
2853 } else {
2854 caps_filtered = mmc->card_caps &
2855 ~(MMC_CAP(MMC_HS_200) | MMC_CAP(MMC_HS_400));
2856
2857 return mmc_select_mode_and_width(mmc, caps_filtered);
2858 }
2859}
2860#endif
2861
Markus Niebel03951412013-12-16 13:40:46 +01002862int mmc_set_dsr(struct mmc *mmc, u16 val)
2863{
2864 mmc->dsr = val;
2865 return 0;
2866}
2867
Jeroen Hofstee47726302014-07-10 22:46:28 +02002868/* CPU-specific MMC initializations */
2869__weak int cpu_mmc_init(bd_t *bis)
Andy Flemingad347bb2008-10-30 16:41:01 -05002870{
2871 return -1;
2872}
2873
Jeroen Hofstee47726302014-07-10 22:46:28 +02002874/* board-specific MMC initializations. */
2875__weak int board_mmc_init(bd_t *bis)
2876{
2877 return -1;
2878}
Andy Flemingad347bb2008-10-30 16:41:01 -05002879
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002880void mmc_set_preinit(struct mmc *mmc, int preinit)
2881{
2882 mmc->preinit = preinit;
2883}
2884
Faiz Abbasb3857fd2018-02-12 19:35:24 +05302885#if CONFIG_IS_ENABLED(DM_MMC)
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002886static int mmc_probe(bd_t *bis)
2887{
Simon Glass547cb342015-12-29 05:22:49 -07002888 int ret, i;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002889 struct uclass *uc;
Simon Glass547cb342015-12-29 05:22:49 -07002890 struct udevice *dev;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002891
2892 ret = uclass_get(UCLASS_MMC, &uc);
2893 if (ret)
2894 return ret;
2895
Simon Glass547cb342015-12-29 05:22:49 -07002896 /*
2897 * Try to add them in sequence order. Really with driver model we
2898 * should allow holes, but the current MMC list does not allow that.
2899 * So if we request 0, 1, 3 we will get 0, 1, 2.
2900 */
2901 for (i = 0; ; i++) {
2902 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
2903 if (ret == -ENODEV)
2904 break;
2905 }
2906 uclass_foreach_dev(dev, uc) {
2907 ret = device_probe(dev);
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002908 if (ret)
Jean-Jacques Hiblot678b6082017-11-30 17:44:00 +01002909 pr_err("%s - probe failed: %d\n", dev->name, ret);
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002910 }
2911
2912 return 0;
2913}
2914#else
2915static int mmc_probe(bd_t *bis)
2916{
2917 if (board_mmc_init(bis) < 0)
2918 cpu_mmc_init(bis);
2919
2920 return 0;
2921}
2922#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +00002923
Andy Flemingad347bb2008-10-30 16:41:01 -05002924int mmc_initialize(bd_t *bis)
2925{
Daniel Kochmański13df57b2015-05-29 16:55:43 +02002926 static int initialized = 0;
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002927 int ret;
Daniel Kochmański13df57b2015-05-29 16:55:43 +02002928 if (initialized) /* Avoid initializing mmc multiple times */
2929 return 0;
2930 initialized = 1;
2931
Simon Glass5f4bd8c2017-07-04 13:31:19 -06002932#if !CONFIG_IS_ENABLED(BLK)
Marek Vasutf537e392016-12-01 02:06:33 +01002933#if !CONFIG_IS_ENABLED(MMC_TINY)
Simon Glasse5db1152016-05-01 13:52:35 -06002934 mmc_list_init();
2935#endif
Marek Vasutf537e392016-12-01 02:06:33 +01002936#endif
Sjoerd Simonsdf8aa522015-08-30 16:55:45 -06002937 ret = mmc_probe(bis);
2938 if (ret)
2939 return ret;
Andy Flemingad347bb2008-10-30 16:41:01 -05002940
Ying Zhang9ff70262013-08-16 15:16:11 +08002941#ifndef CONFIG_SPL_BUILD
Andy Flemingad347bb2008-10-30 16:41:01 -05002942 print_mmc_devices(',');
Ying Zhang9ff70262013-08-16 15:16:11 +08002943#endif
Andy Flemingad347bb2008-10-30 16:41:01 -05002944
Simon Glasse5db1152016-05-01 13:52:35 -06002945 mmc_do_preinit();
Andy Flemingad347bb2008-10-30 16:41:01 -05002946 return 0;
2947}
Tomas Melinc17dae52016-11-25 11:01:03 +02002948
2949#ifdef CONFIG_CMD_BKOPS_ENABLE
2950int mmc_set_bkops_enable(struct mmc *mmc)
2951{
2952 int err;
2953 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2954
2955 err = mmc_send_ext_csd(mmc, ext_csd);
2956 if (err) {
2957 puts("Could not get ext_csd register values\n");
2958 return err;
2959 }
2960
2961 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2962 puts("Background operations not supported on device\n");
2963 return -EMEDIUMTYPE;
2964 }
2965
2966 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2967 puts("Background operations already enabled\n");
2968 return 0;
2969 }
2970
2971 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2972 if (err) {
2973 puts("Failed to enable manual background operations\n");
2974 return err;
2975 }
2976
2977 puts("Enabled manual background operations\n");
2978
2979 return 0;
2980}
2981#endif