Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2016 |
| 4 | * Author: Amit Singh Tomar, amittomer25@gmail.com |
| 5 | * |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 6 | * Ethernet driver for H3/A64/A83T based SoC's |
| 7 | * |
| 8 | * It is derived from the work done by |
| 9 | * LABBE Corentin & Chen-Yu Tsai for Linux, THANKS! |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | #include <asm/io.h> |
| 14 | #include <asm/arch/clock.h> |
| 15 | #include <asm/arch/gpio.h> |
| 16 | #include <common.h> |
| 17 | #include <dm.h> |
| 18 | #include <fdt_support.h> |
| 19 | #include <linux/err.h> |
| 20 | #include <malloc.h> |
| 21 | #include <miiphy.h> |
| 22 | #include <net.h> |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 23 | #include <dt-bindings/pinctrl/sun4i-a10.h> |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 24 | #ifdef CONFIG_DM_GPIO |
| 25 | #include <asm-generic/gpio.h> |
| 26 | #endif |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 27 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 28 | #define MDIO_CMD_MII_BUSY BIT(0) |
| 29 | #define MDIO_CMD_MII_WRITE BIT(1) |
| 30 | |
| 31 | #define MDIO_CMD_MII_PHY_REG_ADDR_MASK 0x000001f0 |
| 32 | #define MDIO_CMD_MII_PHY_REG_ADDR_SHIFT 4 |
| 33 | #define MDIO_CMD_MII_PHY_ADDR_MASK 0x0001f000 |
| 34 | #define MDIO_CMD_MII_PHY_ADDR_SHIFT 12 |
| 35 | |
| 36 | #define CONFIG_TX_DESCR_NUM 32 |
| 37 | #define CONFIG_RX_DESCR_NUM 32 |
Hans de Goede | fcdb3b3 | 2016-07-27 17:31:17 +0200 | [diff] [blame] | 38 | #define CONFIG_ETH_BUFSIZE 2048 /* Note must be dma aligned */ |
| 39 | |
| 40 | /* |
| 41 | * The datasheet says that each descriptor can transfers up to 4096 bytes |
| 42 | * But later, the register documentation reduces that value to 2048, |
| 43 | * using 2048 cause strange behaviours and even BSP driver use 2047 |
| 44 | */ |
| 45 | #define CONFIG_ETH_RXSIZE 2044 /* Note must fit in ETH_BUFSIZE */ |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 46 | |
| 47 | #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM) |
| 48 | #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM) |
| 49 | |
| 50 | #define H3_EPHY_DEFAULT_VALUE 0x58000 |
| 51 | #define H3_EPHY_DEFAULT_MASK GENMASK(31, 15) |
| 52 | #define H3_EPHY_ADDR_SHIFT 20 |
| 53 | #define REG_PHY_ADDR_MASK GENMASK(4, 0) |
| 54 | #define H3_EPHY_LED_POL BIT(17) /* 1: active low, 0: active high */ |
| 55 | #define H3_EPHY_SHUTDOWN BIT(16) /* 1: shutdown, 0: power up */ |
| 56 | #define H3_EPHY_SELECT BIT(15) /* 1: internal PHY, 0: external PHY */ |
| 57 | |
| 58 | #define SC_RMII_EN BIT(13) |
| 59 | #define SC_EPIT BIT(2) /* 1: RGMII, 0: MII */ |
| 60 | #define SC_ETCS_MASK GENMASK(1, 0) |
| 61 | #define SC_ETCS_EXT_GMII 0x1 |
| 62 | #define SC_ETCS_INT_GMII 0x2 |
| 63 | |
| 64 | #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ) |
| 65 | |
| 66 | #define AHB_GATE_OFFSET_EPHY 0 |
| 67 | |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 68 | /* IO mux settings */ |
| 69 | #define SUN8I_IOMUX_H3 2 |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 70 | #define SUN8I_IOMUX_R40 5 |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 71 | #define SUN8I_IOMUX 4 |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 72 | |
| 73 | /* H3/A64 EMAC Register's offset */ |
| 74 | #define EMAC_CTL0 0x00 |
| 75 | #define EMAC_CTL1 0x04 |
| 76 | #define EMAC_INT_STA 0x08 |
| 77 | #define EMAC_INT_EN 0x0c |
| 78 | #define EMAC_TX_CTL0 0x10 |
| 79 | #define EMAC_TX_CTL1 0x14 |
| 80 | #define EMAC_TX_FLOW_CTL 0x1c |
| 81 | #define EMAC_TX_DMA_DESC 0x20 |
| 82 | #define EMAC_RX_CTL0 0x24 |
| 83 | #define EMAC_RX_CTL1 0x28 |
| 84 | #define EMAC_RX_DMA_DESC 0x34 |
| 85 | #define EMAC_MII_CMD 0x48 |
| 86 | #define EMAC_MII_DATA 0x4c |
| 87 | #define EMAC_ADDR0_HIGH 0x50 |
| 88 | #define EMAC_ADDR0_LOW 0x54 |
| 89 | #define EMAC_TX_DMA_STA 0xb0 |
| 90 | #define EMAC_TX_CUR_DESC 0xb4 |
| 91 | #define EMAC_TX_CUR_BUF 0xb8 |
| 92 | #define EMAC_RX_DMA_STA 0xc0 |
| 93 | #define EMAC_RX_CUR_DESC 0xc4 |
| 94 | |
| 95 | DECLARE_GLOBAL_DATA_PTR; |
| 96 | |
| 97 | enum emac_variant { |
| 98 | A83T_EMAC = 1, |
| 99 | H3_EMAC, |
| 100 | A64_EMAC, |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 101 | R40_GMAC, |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 102 | }; |
| 103 | |
| 104 | struct emac_dma_desc { |
| 105 | u32 status; |
| 106 | u32 st; |
| 107 | u32 buf_addr; |
| 108 | u32 next; |
| 109 | } __aligned(ARCH_DMA_MINALIGN); |
| 110 | |
| 111 | struct emac_eth_dev { |
| 112 | struct emac_dma_desc rx_chain[CONFIG_TX_DESCR_NUM]; |
| 113 | struct emac_dma_desc tx_chain[CONFIG_RX_DESCR_NUM]; |
| 114 | char rxbuffer[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN); |
| 115 | char txbuffer[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN); |
| 116 | |
| 117 | u32 interface; |
| 118 | u32 phyaddr; |
| 119 | u32 link; |
| 120 | u32 speed; |
| 121 | u32 duplex; |
| 122 | u32 phy_configured; |
| 123 | u32 tx_currdescnum; |
| 124 | u32 rx_currdescnum; |
| 125 | u32 addr; |
| 126 | u32 tx_slot; |
| 127 | bool use_internal_phy; |
| 128 | |
| 129 | enum emac_variant variant; |
| 130 | void *mac_reg; |
| 131 | phys_addr_t sysctl_reg; |
| 132 | struct phy_device *phydev; |
| 133 | struct mii_dev *bus; |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 134 | #ifdef CONFIG_DM_GPIO |
| 135 | struct gpio_desc reset_gpio; |
| 136 | #endif |
| 137 | }; |
| 138 | |
| 139 | |
| 140 | struct sun8i_eth_pdata { |
| 141 | struct eth_pdata eth_pdata; |
| 142 | u32 reset_delays[3]; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 143 | }; |
| 144 | |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 145 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 146 | static int sun8i_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) |
| 147 | { |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 148 | struct udevice *dev = bus->priv; |
| 149 | struct emac_eth_dev *priv = dev_get_priv(dev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 150 | ulong start; |
| 151 | u32 miiaddr = 0; |
| 152 | int timeout = CONFIG_MDIO_TIMEOUT; |
| 153 | |
| 154 | miiaddr &= ~MDIO_CMD_MII_WRITE; |
| 155 | miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK; |
| 156 | miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) & |
| 157 | MDIO_CMD_MII_PHY_REG_ADDR_MASK; |
| 158 | |
| 159 | miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK; |
| 160 | |
| 161 | miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) & |
| 162 | MDIO_CMD_MII_PHY_ADDR_MASK; |
| 163 | |
| 164 | miiaddr |= MDIO_CMD_MII_BUSY; |
| 165 | |
| 166 | writel(miiaddr, priv->mac_reg + EMAC_MII_CMD); |
| 167 | |
| 168 | start = get_timer(0); |
| 169 | while (get_timer(start) < timeout) { |
| 170 | if (!(readl(priv->mac_reg + EMAC_MII_CMD) & MDIO_CMD_MII_BUSY)) |
| 171 | return readl(priv->mac_reg + EMAC_MII_DATA); |
| 172 | udelay(10); |
| 173 | }; |
| 174 | |
| 175 | return -1; |
| 176 | } |
| 177 | |
| 178 | static int sun8i_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, |
| 179 | u16 val) |
| 180 | { |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 181 | struct udevice *dev = bus->priv; |
| 182 | struct emac_eth_dev *priv = dev_get_priv(dev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 183 | ulong start; |
| 184 | u32 miiaddr = 0; |
| 185 | int ret = -1, timeout = CONFIG_MDIO_TIMEOUT; |
| 186 | |
| 187 | miiaddr &= ~MDIO_CMD_MII_PHY_REG_ADDR_MASK; |
| 188 | miiaddr |= (reg << MDIO_CMD_MII_PHY_REG_ADDR_SHIFT) & |
| 189 | MDIO_CMD_MII_PHY_REG_ADDR_MASK; |
| 190 | |
| 191 | miiaddr &= ~MDIO_CMD_MII_PHY_ADDR_MASK; |
| 192 | miiaddr |= (addr << MDIO_CMD_MII_PHY_ADDR_SHIFT) & |
| 193 | MDIO_CMD_MII_PHY_ADDR_MASK; |
| 194 | |
| 195 | miiaddr |= MDIO_CMD_MII_WRITE; |
| 196 | miiaddr |= MDIO_CMD_MII_BUSY; |
| 197 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 198 | writel(val, priv->mac_reg + EMAC_MII_DATA); |
Philipp Tomsich | 2b6dee1 | 2016-11-16 01:40:27 +0000 | [diff] [blame] | 199 | writel(miiaddr, priv->mac_reg + EMAC_MII_CMD); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 200 | |
| 201 | start = get_timer(0); |
| 202 | while (get_timer(start) < timeout) { |
| 203 | if (!(readl(priv->mac_reg + EMAC_MII_CMD) & |
| 204 | MDIO_CMD_MII_BUSY)) { |
| 205 | ret = 0; |
| 206 | break; |
| 207 | } |
| 208 | udelay(10); |
| 209 | }; |
| 210 | |
| 211 | return ret; |
| 212 | } |
| 213 | |
| 214 | static int _sun8i_write_hwaddr(struct emac_eth_dev *priv, u8 *mac_id) |
| 215 | { |
| 216 | u32 macid_lo, macid_hi; |
| 217 | |
| 218 | macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + |
| 219 | (mac_id[3] << 24); |
| 220 | macid_hi = mac_id[4] + (mac_id[5] << 8); |
| 221 | |
| 222 | writel(macid_hi, priv->mac_reg + EMAC_ADDR0_HIGH); |
| 223 | writel(macid_lo, priv->mac_reg + EMAC_ADDR0_LOW); |
| 224 | |
| 225 | return 0; |
| 226 | } |
| 227 | |
| 228 | static void sun8i_adjust_link(struct emac_eth_dev *priv, |
| 229 | struct phy_device *phydev) |
| 230 | { |
| 231 | u32 v; |
| 232 | |
| 233 | v = readl(priv->mac_reg + EMAC_CTL0); |
| 234 | |
| 235 | if (phydev->duplex) |
| 236 | v |= BIT(0); |
| 237 | else |
| 238 | v &= ~BIT(0); |
| 239 | |
| 240 | v &= ~0x0C; |
| 241 | |
| 242 | switch (phydev->speed) { |
| 243 | case 1000: |
| 244 | break; |
| 245 | case 100: |
| 246 | v |= BIT(2); |
| 247 | v |= BIT(3); |
| 248 | break; |
| 249 | case 10: |
| 250 | v |= BIT(3); |
| 251 | break; |
| 252 | } |
| 253 | writel(v, priv->mac_reg + EMAC_CTL0); |
| 254 | } |
| 255 | |
| 256 | static int sun8i_emac_set_syscon_ephy(struct emac_eth_dev *priv, u32 *reg) |
| 257 | { |
| 258 | if (priv->use_internal_phy) { |
| 259 | /* H3 based SoC's that has an Internal 100MBit PHY |
| 260 | * needs to be configured and powered up before use |
| 261 | */ |
| 262 | *reg &= ~H3_EPHY_DEFAULT_MASK; |
| 263 | *reg |= H3_EPHY_DEFAULT_VALUE; |
| 264 | *reg |= priv->phyaddr << H3_EPHY_ADDR_SHIFT; |
| 265 | *reg &= ~H3_EPHY_SHUTDOWN; |
| 266 | *reg |= H3_EPHY_SELECT; |
| 267 | } else |
| 268 | /* This is to select External Gigabit PHY on |
| 269 | * the boards with H3 SoC. |
| 270 | */ |
| 271 | *reg &= ~H3_EPHY_SELECT; |
| 272 | |
| 273 | return 0; |
| 274 | } |
| 275 | |
| 276 | static int sun8i_emac_set_syscon(struct emac_eth_dev *priv) |
| 277 | { |
| 278 | int ret; |
| 279 | u32 reg; |
| 280 | |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 281 | reg = readl(priv->sysctl_reg + 0x30); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 282 | |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 283 | if (priv->variant == R40_GMAC) |
| 284 | return 0; |
| 285 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 286 | if (priv->variant == H3_EMAC) { |
| 287 | ret = sun8i_emac_set_syscon_ephy(priv, ®); |
| 288 | if (ret) |
| 289 | return ret; |
| 290 | } |
| 291 | |
| 292 | reg &= ~(SC_ETCS_MASK | SC_EPIT); |
| 293 | if (priv->variant == H3_EMAC || priv->variant == A64_EMAC) |
| 294 | reg &= ~SC_RMII_EN; |
| 295 | |
| 296 | switch (priv->interface) { |
| 297 | case PHY_INTERFACE_MODE_MII: |
| 298 | /* default */ |
| 299 | break; |
| 300 | case PHY_INTERFACE_MODE_RGMII: |
| 301 | reg |= SC_EPIT | SC_ETCS_INT_GMII; |
| 302 | break; |
| 303 | case PHY_INTERFACE_MODE_RMII: |
| 304 | if (priv->variant == H3_EMAC || |
| 305 | priv->variant == A64_EMAC) { |
| 306 | reg |= SC_RMII_EN | SC_ETCS_EXT_GMII; |
| 307 | break; |
| 308 | } |
| 309 | /* RMII not supported on A83T */ |
| 310 | default: |
| 311 | debug("%s: Invalid PHY interface\n", __func__); |
| 312 | return -EINVAL; |
| 313 | } |
| 314 | |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 315 | writel(reg, priv->sysctl_reg + 0x30); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 316 | |
| 317 | return 0; |
| 318 | } |
| 319 | |
| 320 | static int sun8i_phy_init(struct emac_eth_dev *priv, void *dev) |
| 321 | { |
| 322 | struct phy_device *phydev; |
| 323 | |
| 324 | phydev = phy_connect(priv->bus, priv->phyaddr, dev, priv->interface); |
| 325 | if (!phydev) |
| 326 | return -ENODEV; |
| 327 | |
| 328 | phy_connect_dev(phydev, dev); |
| 329 | |
| 330 | priv->phydev = phydev; |
| 331 | phy_config(priv->phydev); |
| 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
| 336 | static void rx_descs_init(struct emac_eth_dev *priv) |
| 337 | { |
| 338 | struct emac_dma_desc *desc_table_p = &priv->rx_chain[0]; |
| 339 | char *rxbuffs = &priv->rxbuffer[0]; |
| 340 | struct emac_dma_desc *desc_p; |
| 341 | u32 idx; |
| 342 | |
| 343 | /* flush Rx buffers */ |
| 344 | flush_dcache_range((uintptr_t)rxbuffs, (ulong)rxbuffs + |
| 345 | RX_TOTAL_BUFSIZE); |
| 346 | |
| 347 | for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { |
| 348 | desc_p = &desc_table_p[idx]; |
| 349 | desc_p->buf_addr = (uintptr_t)&rxbuffs[idx * CONFIG_ETH_BUFSIZE] |
| 350 | ; |
| 351 | desc_p->next = (uintptr_t)&desc_table_p[idx + 1]; |
Hans de Goede | fcdb3b3 | 2016-07-27 17:31:17 +0200 | [diff] [blame] | 352 | desc_p->st |= CONFIG_ETH_RXSIZE; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 353 | desc_p->status = BIT(31); |
| 354 | } |
| 355 | |
| 356 | /* Correcting the last pointer of the chain */ |
| 357 | desc_p->next = (uintptr_t)&desc_table_p[0]; |
| 358 | |
| 359 | flush_dcache_range((uintptr_t)priv->rx_chain, |
| 360 | (uintptr_t)priv->rx_chain + |
| 361 | sizeof(priv->rx_chain)); |
| 362 | |
| 363 | writel((uintptr_t)&desc_table_p[0], (priv->mac_reg + EMAC_RX_DMA_DESC)); |
| 364 | priv->rx_currdescnum = 0; |
| 365 | } |
| 366 | |
| 367 | static void tx_descs_init(struct emac_eth_dev *priv) |
| 368 | { |
| 369 | struct emac_dma_desc *desc_table_p = &priv->tx_chain[0]; |
| 370 | char *txbuffs = &priv->txbuffer[0]; |
| 371 | struct emac_dma_desc *desc_p; |
| 372 | u32 idx; |
| 373 | |
| 374 | for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { |
| 375 | desc_p = &desc_table_p[idx]; |
| 376 | desc_p->buf_addr = (uintptr_t)&txbuffs[idx * CONFIG_ETH_BUFSIZE] |
| 377 | ; |
| 378 | desc_p->next = (uintptr_t)&desc_table_p[idx + 1]; |
| 379 | desc_p->status = (1 << 31); |
| 380 | desc_p->st = 0; |
| 381 | } |
| 382 | |
| 383 | /* Correcting the last pointer of the chain */ |
| 384 | desc_p->next = (uintptr_t)&desc_table_p[0]; |
| 385 | |
| 386 | /* Flush all Tx buffer descriptors */ |
| 387 | flush_dcache_range((uintptr_t)priv->tx_chain, |
| 388 | (uintptr_t)priv->tx_chain + |
| 389 | sizeof(priv->tx_chain)); |
| 390 | |
| 391 | writel((uintptr_t)&desc_table_p[0], priv->mac_reg + EMAC_TX_DMA_DESC); |
| 392 | priv->tx_currdescnum = 0; |
| 393 | } |
| 394 | |
| 395 | static int _sun8i_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr) |
| 396 | { |
| 397 | u32 reg, v; |
| 398 | int timeout = 100; |
| 399 | |
| 400 | reg = readl((priv->mac_reg + EMAC_CTL1)); |
| 401 | |
| 402 | if (!(reg & 0x1)) { |
| 403 | /* Soft reset MAC */ |
| 404 | setbits_le32((priv->mac_reg + EMAC_CTL1), 0x1); |
| 405 | do { |
| 406 | reg = readl(priv->mac_reg + EMAC_CTL1); |
| 407 | } while ((reg & 0x01) != 0 && (--timeout)); |
| 408 | if (!timeout) { |
| 409 | printf("%s: Timeout\n", __func__); |
| 410 | return -1; |
| 411 | } |
| 412 | } |
| 413 | |
| 414 | /* Rewrite mac address after reset */ |
| 415 | _sun8i_write_hwaddr(priv, enetaddr); |
| 416 | |
| 417 | v = readl(priv->mac_reg + EMAC_TX_CTL1); |
| 418 | /* TX_MD Transmission starts after a full frame located in TX DMA FIFO*/ |
| 419 | v |= BIT(1); |
| 420 | writel(v, priv->mac_reg + EMAC_TX_CTL1); |
| 421 | |
| 422 | v = readl(priv->mac_reg + EMAC_RX_CTL1); |
| 423 | /* RX_MD RX DMA reads data from RX DMA FIFO to host memory after a |
| 424 | * complete frame has been written to RX DMA FIFO |
| 425 | */ |
| 426 | v |= BIT(1); |
| 427 | writel(v, priv->mac_reg + EMAC_RX_CTL1); |
| 428 | |
| 429 | /* DMA */ |
| 430 | writel(8 << 24, priv->mac_reg + EMAC_CTL1); |
| 431 | |
| 432 | /* Initialize rx/tx descriptors */ |
| 433 | rx_descs_init(priv); |
| 434 | tx_descs_init(priv); |
| 435 | |
| 436 | /* PHY Start Up */ |
Samuel Holland | 6a4d799 | 2018-01-27 23:53:20 -0600 | [diff] [blame] | 437 | phy_startup(priv->phydev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 438 | |
| 439 | sun8i_adjust_link(priv, priv->phydev); |
| 440 | |
| 441 | /* Start RX DMA */ |
| 442 | v = readl(priv->mac_reg + EMAC_RX_CTL1); |
| 443 | v |= BIT(30); |
| 444 | writel(v, priv->mac_reg + EMAC_RX_CTL1); |
| 445 | /* Start TX DMA */ |
| 446 | v = readl(priv->mac_reg + EMAC_TX_CTL1); |
| 447 | v |= BIT(30); |
| 448 | writel(v, priv->mac_reg + EMAC_TX_CTL1); |
| 449 | |
| 450 | /* Enable RX/TX */ |
| 451 | setbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31)); |
| 452 | setbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31)); |
| 453 | |
| 454 | return 0; |
| 455 | } |
| 456 | |
| 457 | static int parse_phy_pins(struct udevice *dev) |
| 458 | { |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 459 | struct emac_eth_dev *priv = dev_get_priv(dev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 460 | int offset; |
| 461 | const char *pin_name; |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 462 | int drive, pull = SUN4I_PINCTRL_NO_PULL, i; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 463 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 464 | offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev), |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 465 | "pinctrl-0"); |
| 466 | if (offset < 0) { |
| 467 | printf("WARNING: emac: cannot find pinctrl-0 node\n"); |
| 468 | return offset; |
| 469 | } |
| 470 | |
| 471 | drive = fdt_getprop_u32_default_node(gd->fdt_blob, offset, 0, |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 472 | "drive-strength", ~0); |
| 473 | if (drive != ~0) { |
| 474 | if (drive <= 10) |
| 475 | drive = SUN4I_PINCTRL_10_MA; |
| 476 | else if (drive <= 20) |
| 477 | drive = SUN4I_PINCTRL_20_MA; |
| 478 | else if (drive <= 30) |
| 479 | drive = SUN4I_PINCTRL_30_MA; |
| 480 | else |
| 481 | drive = SUN4I_PINCTRL_40_MA; |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 482 | } |
| 483 | |
| 484 | if (fdt_get_property(gd->fdt_blob, offset, "bias-pull-up", NULL)) |
| 485 | pull = SUN4I_PINCTRL_PULL_UP; |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 486 | else if (fdt_get_property(gd->fdt_blob, offset, "bias-pull-down", NULL)) |
| 487 | pull = SUN4I_PINCTRL_PULL_DOWN; |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 488 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 489 | for (i = 0; ; i++) { |
| 490 | int pin; |
| 491 | |
Simon Glass | b0ea740 | 2016-10-02 17:59:28 -0600 | [diff] [blame] | 492 | pin_name = fdt_stringlist_get(gd->fdt_blob, offset, |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 493 | "pins", i, NULL); |
| 494 | if (!pin_name) |
| 495 | break; |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 496 | |
| 497 | pin = sunxi_name_to_gpio(pin_name); |
| 498 | if (pin < 0) |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 499 | continue; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 500 | |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 501 | if (priv->variant == H3_EMAC) |
| 502 | sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX_H3); |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 503 | else if (priv->variant == R40_GMAC) |
| 504 | sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX_R40); |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 505 | else |
| 506 | sunxi_gpio_set_cfgpin(pin, SUN8I_IOMUX); |
| 507 | |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 508 | if (drive != ~0) |
| 509 | sunxi_gpio_set_drv(pin, drive); |
| 510 | if (pull != ~0) |
| 511 | sunxi_gpio_set_pull(pin, pull); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 512 | } |
| 513 | |
| 514 | if (!i) { |
Andre Przywara | 26e549b | 2018-04-04 01:31:15 +0100 | [diff] [blame] | 515 | printf("WARNING: emac: cannot find pins property\n"); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 516 | return -2; |
| 517 | } |
| 518 | |
| 519 | return 0; |
| 520 | } |
| 521 | |
| 522 | static int _sun8i_eth_recv(struct emac_eth_dev *priv, uchar **packetp) |
| 523 | { |
| 524 | u32 status, desc_num = priv->rx_currdescnum; |
| 525 | struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num]; |
| 526 | int length = -EAGAIN; |
| 527 | int good_packet = 1; |
| 528 | uintptr_t desc_start = (uintptr_t)desc_p; |
| 529 | uintptr_t desc_end = desc_start + |
| 530 | roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); |
| 531 | |
| 532 | ulong data_start = (uintptr_t)desc_p->buf_addr; |
| 533 | ulong data_end; |
| 534 | |
| 535 | /* Invalidate entire buffer descriptor */ |
| 536 | invalidate_dcache_range(desc_start, desc_end); |
| 537 | |
| 538 | status = desc_p->status; |
| 539 | |
| 540 | /* Check for DMA own bit */ |
| 541 | if (!(status & BIT(31))) { |
| 542 | length = (desc_p->status >> 16) & 0x3FFF; |
| 543 | |
| 544 | if (length < 0x40) { |
| 545 | good_packet = 0; |
| 546 | debug("RX: Bad Packet (runt)\n"); |
| 547 | } |
| 548 | |
| 549 | data_end = data_start + length; |
| 550 | /* Invalidate received data */ |
| 551 | invalidate_dcache_range(rounddown(data_start, |
| 552 | ARCH_DMA_MINALIGN), |
| 553 | roundup(data_end, |
| 554 | ARCH_DMA_MINALIGN)); |
| 555 | if (good_packet) { |
Hans de Goede | fcdb3b3 | 2016-07-27 17:31:17 +0200 | [diff] [blame] | 556 | if (length > CONFIG_ETH_RXSIZE) { |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 557 | printf("Received packet is too big (len=%d)\n", |
| 558 | length); |
| 559 | return -EMSGSIZE; |
| 560 | } |
| 561 | *packetp = (uchar *)(ulong)desc_p->buf_addr; |
| 562 | return length; |
| 563 | } |
| 564 | } |
| 565 | |
| 566 | return length; |
| 567 | } |
| 568 | |
| 569 | static int _sun8i_emac_eth_send(struct emac_eth_dev *priv, void *packet, |
| 570 | int len) |
| 571 | { |
| 572 | u32 v, desc_num = priv->tx_currdescnum; |
| 573 | struct emac_dma_desc *desc_p = &priv->tx_chain[desc_num]; |
| 574 | uintptr_t desc_start = (uintptr_t)desc_p; |
| 575 | uintptr_t desc_end = desc_start + |
| 576 | roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); |
| 577 | |
| 578 | uintptr_t data_start = (uintptr_t)desc_p->buf_addr; |
| 579 | uintptr_t data_end = data_start + |
| 580 | roundup(len, ARCH_DMA_MINALIGN); |
| 581 | |
| 582 | /* Invalidate entire buffer descriptor */ |
| 583 | invalidate_dcache_range(desc_start, desc_end); |
| 584 | |
| 585 | desc_p->st = len; |
| 586 | /* Mandatory undocumented bit */ |
| 587 | desc_p->st |= BIT(24); |
| 588 | |
| 589 | memcpy((void *)data_start, packet, len); |
| 590 | |
| 591 | /* Flush data to be sent */ |
| 592 | flush_dcache_range(data_start, data_end); |
| 593 | |
| 594 | /* frame end */ |
| 595 | desc_p->st |= BIT(30); |
| 596 | desc_p->st |= BIT(31); |
| 597 | |
| 598 | /*frame begin */ |
| 599 | desc_p->st |= BIT(29); |
| 600 | desc_p->status = BIT(31); |
| 601 | |
| 602 | /*Descriptors st and status field has changed, so FLUSH it */ |
| 603 | flush_dcache_range(desc_start, desc_end); |
| 604 | |
| 605 | /* Move to next Descriptor and wrap around */ |
| 606 | if (++desc_num >= CONFIG_TX_DESCR_NUM) |
| 607 | desc_num = 0; |
| 608 | priv->tx_currdescnum = desc_num; |
| 609 | |
| 610 | /* Start the DMA */ |
| 611 | v = readl(priv->mac_reg + EMAC_TX_CTL1); |
| 612 | v |= BIT(31);/* mandatory */ |
| 613 | v |= BIT(30);/* mandatory */ |
| 614 | writel(v, priv->mac_reg + EMAC_TX_CTL1); |
| 615 | |
| 616 | return 0; |
| 617 | } |
| 618 | |
| 619 | static int sun8i_eth_write_hwaddr(struct udevice *dev) |
| 620 | { |
| 621 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 622 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 623 | |
| 624 | return _sun8i_write_hwaddr(priv, pdata->enetaddr); |
| 625 | } |
| 626 | |
| 627 | static void sun8i_emac_board_setup(struct emac_eth_dev *priv) |
| 628 | { |
| 629 | struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 630 | |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 631 | if (priv->variant == H3_EMAC) { |
| 632 | /* Only H3/H5 have clock controls for internal EPHY */ |
| 633 | if (priv->use_internal_phy) { |
| 634 | /* Set clock gating for ephy */ |
| 635 | setbits_le32(&ccm->bus_gate4, |
| 636 | BIT(AHB_GATE_OFFSET_EPHY)); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 637 | |
Lothar Felten | acb9a5b | 2018-07-13 10:45:27 +0200 | [diff] [blame] | 638 | /* Deassert EPHY */ |
| 639 | setbits_le32(&ccm->ahb_reset2_cfg, |
| 640 | BIT(AHB_RESET_OFFSET_EPHY)); |
| 641 | } |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 642 | } |
| 643 | |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 644 | if (priv->variant == R40_GMAC) { |
| 645 | /* Set clock gating for emac */ |
| 646 | setbits_le32(&ccm->ahb_reset1_cfg, BIT(AHB_RESET_OFFSET_GMAC)); |
| 647 | |
| 648 | /* De-assert EMAC */ |
| 649 | setbits_le32(&ccm->ahb_gate1, BIT(AHB_GATE_OFFSET_GMAC)); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 650 | |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 651 | /* Select RGMII for R40 */ |
| 652 | setbits_le32(&ccm->gmac_clk_cfg, |
| 653 | CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII | |
| 654 | CCM_GMAC_CTRL_GPIT_RGMII); |
| 655 | setbits_le32(&ccm->gmac_clk_cfg, |
| 656 | CCM_GMAC_CTRL_TX_CLK_DELAY(CONFIG_GMAC_TX_DELAY)); |
| 657 | } else { |
| 658 | /* Set clock gating for emac */ |
| 659 | setbits_le32(&ccm->ahb_gate0, BIT(AHB_GATE_OFFSET_GMAC)); |
| 660 | |
| 661 | /* De-assert EMAC */ |
| 662 | setbits_le32(&ccm->ahb_reset0_cfg, BIT(AHB_RESET_OFFSET_GMAC)); |
| 663 | } |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 664 | } |
| 665 | |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 666 | #if defined(CONFIG_DM_GPIO) |
| 667 | static int sun8i_mdio_reset(struct mii_dev *bus) |
| 668 | { |
| 669 | struct udevice *dev = bus->priv; |
| 670 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 671 | struct sun8i_eth_pdata *pdata = dev_get_platdata(dev); |
| 672 | int ret; |
| 673 | |
| 674 | if (!dm_gpio_is_valid(&priv->reset_gpio)) |
| 675 | return 0; |
| 676 | |
| 677 | /* reset the phy */ |
| 678 | ret = dm_gpio_set_value(&priv->reset_gpio, 0); |
| 679 | if (ret) |
| 680 | return ret; |
| 681 | |
| 682 | udelay(pdata->reset_delays[0]); |
| 683 | |
| 684 | ret = dm_gpio_set_value(&priv->reset_gpio, 1); |
| 685 | if (ret) |
| 686 | return ret; |
| 687 | |
| 688 | udelay(pdata->reset_delays[1]); |
| 689 | |
| 690 | ret = dm_gpio_set_value(&priv->reset_gpio, 0); |
| 691 | if (ret) |
| 692 | return ret; |
| 693 | |
| 694 | udelay(pdata->reset_delays[2]); |
| 695 | |
| 696 | return 0; |
| 697 | } |
| 698 | #endif |
| 699 | |
| 700 | static int sun8i_mdio_init(const char *name, struct udevice *priv) |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 701 | { |
| 702 | struct mii_dev *bus = mdio_alloc(); |
| 703 | |
| 704 | if (!bus) { |
| 705 | debug("Failed to allocate MDIO bus\n"); |
| 706 | return -ENOMEM; |
| 707 | } |
| 708 | |
| 709 | bus->read = sun8i_mdio_read; |
| 710 | bus->write = sun8i_mdio_write; |
| 711 | snprintf(bus->name, sizeof(bus->name), name); |
| 712 | bus->priv = (void *)priv; |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 713 | #if defined(CONFIG_DM_GPIO) |
| 714 | bus->reset = sun8i_mdio_reset; |
| 715 | #endif |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 716 | |
| 717 | return mdio_register(bus); |
| 718 | } |
| 719 | |
| 720 | static int sun8i_emac_eth_start(struct udevice *dev) |
| 721 | { |
| 722 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 723 | |
| 724 | return _sun8i_emac_eth_init(dev->priv, pdata->enetaddr); |
| 725 | } |
| 726 | |
| 727 | static int sun8i_emac_eth_send(struct udevice *dev, void *packet, int length) |
| 728 | { |
| 729 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 730 | |
| 731 | return _sun8i_emac_eth_send(priv, packet, length); |
| 732 | } |
| 733 | |
| 734 | static int sun8i_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp) |
| 735 | { |
| 736 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 737 | |
| 738 | return _sun8i_eth_recv(priv, packetp); |
| 739 | } |
| 740 | |
| 741 | static int _sun8i_free_pkt(struct emac_eth_dev *priv) |
| 742 | { |
| 743 | u32 desc_num = priv->rx_currdescnum; |
| 744 | struct emac_dma_desc *desc_p = &priv->rx_chain[desc_num]; |
| 745 | uintptr_t desc_start = (uintptr_t)desc_p; |
| 746 | uintptr_t desc_end = desc_start + |
| 747 | roundup(sizeof(u32), ARCH_DMA_MINALIGN); |
| 748 | |
| 749 | /* Make the current descriptor valid again */ |
| 750 | desc_p->status |= BIT(31); |
| 751 | |
| 752 | /* Flush Status field of descriptor */ |
| 753 | flush_dcache_range(desc_start, desc_end); |
| 754 | |
| 755 | /* Move to next desc and wrap-around condition. */ |
| 756 | if (++desc_num >= CONFIG_RX_DESCR_NUM) |
| 757 | desc_num = 0; |
| 758 | priv->rx_currdescnum = desc_num; |
| 759 | |
| 760 | return 0; |
| 761 | } |
| 762 | |
| 763 | static int sun8i_eth_free_pkt(struct udevice *dev, uchar *packet, |
| 764 | int length) |
| 765 | { |
| 766 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 767 | |
| 768 | return _sun8i_free_pkt(priv); |
| 769 | } |
| 770 | |
| 771 | static void sun8i_emac_eth_stop(struct udevice *dev) |
| 772 | { |
| 773 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 774 | |
| 775 | /* Stop Rx/Tx transmitter */ |
| 776 | clrbits_le32(priv->mac_reg + EMAC_RX_CTL0, BIT(31)); |
| 777 | clrbits_le32(priv->mac_reg + EMAC_TX_CTL0, BIT(31)); |
| 778 | |
| 779 | /* Stop TX DMA */ |
| 780 | clrbits_le32(priv->mac_reg + EMAC_TX_CTL1, BIT(30)); |
| 781 | |
| 782 | phy_shutdown(priv->phydev); |
| 783 | } |
| 784 | |
| 785 | static int sun8i_emac_eth_probe(struct udevice *dev) |
| 786 | { |
| 787 | struct eth_pdata *pdata = dev_get_platdata(dev); |
| 788 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 789 | |
| 790 | priv->mac_reg = (void *)pdata->iobase; |
| 791 | |
| 792 | sun8i_emac_board_setup(priv); |
Chen-Yu Tsai | 54f47a1 | 2016-07-22 18:16:10 +0800 | [diff] [blame] | 793 | sun8i_emac_set_syscon(priv); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 794 | |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 795 | sun8i_mdio_init(dev->name, dev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 796 | priv->bus = miiphy_get_dev_by_name(dev->name); |
| 797 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 798 | return sun8i_phy_init(priv, dev); |
| 799 | } |
| 800 | |
| 801 | static const struct eth_ops sun8i_emac_eth_ops = { |
| 802 | .start = sun8i_emac_eth_start, |
| 803 | .write_hwaddr = sun8i_eth_write_hwaddr, |
| 804 | .send = sun8i_emac_eth_send, |
| 805 | .recv = sun8i_emac_eth_recv, |
| 806 | .free_pkt = sun8i_eth_free_pkt, |
| 807 | .stop = sun8i_emac_eth_stop, |
| 808 | }; |
| 809 | |
| 810 | static int sun8i_emac_eth_ofdata_to_platdata(struct udevice *dev) |
| 811 | { |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 812 | struct sun8i_eth_pdata *sun8i_pdata = dev_get_platdata(dev); |
| 813 | struct eth_pdata *pdata = &sun8i_pdata->eth_pdata; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 814 | struct emac_eth_dev *priv = dev_get_priv(dev); |
| 815 | const char *phy_mode; |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 816 | const fdt32_t *reg; |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 817 | int node = dev_of_offset(dev); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 818 | int offset = 0; |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 819 | #ifdef CONFIG_DM_GPIO |
| 820 | int reset_flags = GPIOD_IS_OUT; |
| 821 | int ret = 0; |
| 822 | #endif |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 823 | |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 824 | pdata->iobase = devfdt_get_addr(dev); |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 825 | if (pdata->iobase == FDT_ADDR_T_NONE) { |
| 826 | debug("%s: Cannot find MAC base address\n", __func__); |
| 827 | return -EINVAL; |
| 828 | } |
| 829 | |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 830 | priv->variant = dev_get_driver_data(dev); |
| 831 | |
| 832 | if (!priv->variant) { |
| 833 | printf("%s: Missing variant\n", __func__); |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 834 | return -EINVAL; |
| 835 | } |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 836 | |
| 837 | if (priv->variant != R40_GMAC) { |
| 838 | offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "syscon"); |
| 839 | if (offset < 0) { |
| 840 | debug("%s: cannot find syscon node\n", __func__); |
| 841 | return -EINVAL; |
| 842 | } |
| 843 | reg = fdt_getprop(gd->fdt_blob, offset, "reg", NULL); |
| 844 | if (!reg) { |
| 845 | debug("%s: cannot find reg property in syscon node\n", |
| 846 | __func__); |
| 847 | return -EINVAL; |
| 848 | } |
| 849 | priv->sysctl_reg = fdt_translate_address((void *)gd->fdt_blob, |
| 850 | offset, reg); |
| 851 | if (priv->sysctl_reg == FDT_ADDR_T_NONE) { |
| 852 | debug("%s: Cannot find syscon base address\n", |
| 853 | __func__); |
| 854 | return -EINVAL; |
| 855 | } |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 856 | } |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 857 | |
| 858 | pdata->phy_interface = -1; |
| 859 | priv->phyaddr = -1; |
| 860 | priv->use_internal_phy = false; |
| 861 | |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 862 | offset = fdtdec_lookup_phandle(gd->fdt_blob, node, "phy-handle"); |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 863 | if (offset < 0) { |
| 864 | debug("%s: Cannot find PHY address\n", __func__); |
| 865 | return -EINVAL; |
| 866 | } |
| 867 | priv->phyaddr = fdtdec_get_int(gd->fdt_blob, offset, "reg", -1); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 868 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 869 | phy_mode = fdt_getprop(gd->fdt_blob, node, "phy-mode", NULL); |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 870 | |
| 871 | if (phy_mode) |
| 872 | pdata->phy_interface = phy_get_interface_by_name(phy_mode); |
| 873 | printf("phy interface%d\n", pdata->phy_interface); |
| 874 | |
| 875 | if (pdata->phy_interface == -1) { |
| 876 | debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); |
| 877 | return -EINVAL; |
| 878 | } |
| 879 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 880 | if (priv->variant == H3_EMAC) { |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 881 | int parent = fdt_parent_offset(gd->fdt_blob, offset); |
Andre Przywara | ba3a96d | 2018-04-04 01:31:16 +0100 | [diff] [blame] | 882 | |
Andre Przywara | 94f3bbd | 2018-04-04 01:31:20 +0100 | [diff] [blame] | 883 | if (parent >= 0 && |
| 884 | !fdt_node_check_compatible(gd->fdt_blob, parent, |
| 885 | "allwinner,sun8i-h3-mdio-internal")) |
| 886 | priv->use_internal_phy = true; |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 887 | } |
| 888 | |
| 889 | priv->interface = pdata->phy_interface; |
| 890 | |
| 891 | if (!priv->use_internal_phy) |
| 892 | parse_phy_pins(dev); |
| 893 | |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 894 | #ifdef CONFIG_DM_GPIO |
Simon Glass | 7a49443 | 2017-05-17 17:18:09 -0600 | [diff] [blame] | 895 | if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev), |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 896 | "snps,reset-active-low")) |
| 897 | reset_flags |= GPIOD_ACTIVE_LOW; |
| 898 | |
| 899 | ret = gpio_request_by_name(dev, "snps,reset-gpio", 0, |
| 900 | &priv->reset_gpio, reset_flags); |
| 901 | |
| 902 | if (ret == 0) { |
Simon Glass | 7a49443 | 2017-05-17 17:18:09 -0600 | [diff] [blame] | 903 | ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev), |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 904 | "snps,reset-delays-us", |
| 905 | sun8i_pdata->reset_delays, 3); |
| 906 | } else if (ret == -ENOENT) { |
| 907 | ret = 0; |
| 908 | } |
| 909 | #endif |
| 910 | |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 911 | return 0; |
| 912 | } |
| 913 | |
| 914 | static const struct udevice_id sun8i_emac_eth_ids[] = { |
| 915 | {.compatible = "allwinner,sun8i-h3-emac", .data = (uintptr_t)H3_EMAC }, |
| 916 | {.compatible = "allwinner,sun50i-a64-emac", |
| 917 | .data = (uintptr_t)A64_EMAC }, |
| 918 | {.compatible = "allwinner,sun8i-a83t-emac", |
| 919 | .data = (uintptr_t)A83T_EMAC }, |
Lothar Felten | e8cbced | 2018-07-13 10:45:28 +0200 | [diff] [blame] | 920 | {.compatible = "allwinner,sun8i-r40-gmac", |
| 921 | .data = (uintptr_t)R40_GMAC }, |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 922 | { } |
| 923 | }; |
| 924 | |
| 925 | U_BOOT_DRIVER(eth_sun8i_emac) = { |
| 926 | .name = "eth_sun8i_emac", |
| 927 | .id = UCLASS_ETH, |
| 928 | .of_match = sun8i_emac_eth_ids, |
| 929 | .ofdata_to_platdata = sun8i_emac_eth_ofdata_to_platdata, |
| 930 | .probe = sun8i_emac_eth_probe, |
| 931 | .ops = &sun8i_emac_eth_ops, |
| 932 | .priv_auto_alloc_size = sizeof(struct emac_eth_dev), |
Philipp Tomsich | 3297b55 | 2017-02-22 19:46:41 +0100 | [diff] [blame] | 933 | .platdata_auto_alloc_size = sizeof(struct sun8i_eth_pdata), |
Amit Singh Tomar | d194c0e | 2016-07-06 17:59:44 +0530 | [diff] [blame] | 934 | .flags = DM_FLAG_ALLOC_PRIV_DMA, |
| 935 | }; |