blob: d1d698e7d2489603d079037d77fc8d51a44b81b4 [file] [log] [blame]
Hannes Petermaierfb003662014-02-07 08:07:36 +01001/*
2 * board.c
3 *
4 * Board functions for B&R LEIT Board
5 *
6 * Copyright (C) 2013 Hannes Petermaier <oe5hpm@oevsv.at>
7 * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
8 *
9 * SPDX-License-Identifier: GPL-2.0+
10 *
11 */
12
13#include <common.h>
14#include <errno.h>
15#include <spl.h>
16#include <asm/arch/cpu.h>
17#include <asm/arch/hardware.h>
18#include <asm/arch/omap.h>
19#include <asm/arch/ddr_defs.h>
20#include <asm/arch/clock.h>
21#include <asm/arch/gpio.h>
22#include <asm/arch/sys_proto.h>
23#include <asm/arch/mem.h>
24#include <asm/io.h>
25#include <asm/emif.h>
26#include <asm/gpio.h>
27#include <i2c.h>
28#include <power/tps65217.h>
29#include "../common/bur_common.h"
Hannes Petermaier69d0d7d2015-02-03 13:22:26 +010030#include <lcd.h>
Hannes Petermaier96bc6bb2015-02-03 13:22:28 +010031#include <watchdog.h>
Hannes Petermaierfb003662014-02-07 08:07:36 +010032
33DECLARE_GLOBAL_DATA_PTR;
34
35/* --------------------------------------------------------------------------*/
36/* -- defines for GPIO -- */
Hannes Petermaierfb003662014-02-07 08:07:36 +010037#define REPSWITCH (0+20) /* GPIO0_20 */
38
Hannes Petermaierfb003662014-02-07 08:07:36 +010039#if defined(CONFIG_SPL_BUILD)
40/* TODO: check ram-timing ! */
41static const struct ddr_data ddr3_data = {
42 .datardsratio0 = MT41K256M16HA125E_RD_DQS,
43 .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
44 .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
45 .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
46};
47
48static const struct cmd_control ddr3_cmd_ctrl_data = {
49 .cmd0csratio = MT41K256M16HA125E_RATIO,
50 .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
51
52 .cmd1csratio = MT41K256M16HA125E_RATIO,
53 .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
54
55 .cmd2csratio = MT41K256M16HA125E_RATIO,
56 .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
57};
58
59static struct emif_regs ddr3_emif_reg_data = {
60 .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
61 .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
62 .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
63 .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
64 .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
65 .zq_config = MT41K256M16HA125E_ZQ_CFG,
66 .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
67};
68
69static const struct ctrl_ioregs ddr3_ioregs = {
70 .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
71 .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
72 .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
73 .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
74 .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
75};
76
77#ifdef CONFIG_SPL_OS_BOOT
78/*
79 * called from spl_nand.c
80 * return 0 for loading linux, return 1 for loading u-boot
81 */
82int spl_start_uboot(void)
83{
84 if (0 == gpio_get_value(REPSWITCH)) {
Hannes Petermaierfb003662014-02-07 08:07:36 +010085 mdelay(1000);
86 printf("SPL: entering u-boot instead kernel image.\n");
87 return 1;
88 }
89 return 0;
90}
91#endif /* CONFIG_SPL_OS_BOOT */
92
93#define OSC (V_OSCK/1000000)
94static const struct dpll_params dpll_ddr3 = { 400, OSC-1, 1, -1, -1, -1, -1};
95
96void am33xx_spl_board_init(void)
97{
Hannes Petermaier69d0d7d2015-02-03 13:22:26 +010098 struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
99 /*struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;*/
100 struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL;
101
102 /*
103 * in TRM they write a reset value of 1 (=CLK_M_OSC) for the
104 * CLKSEL_TIMER6_CLK Register, in fact reset value is 0, so we need set
105 * the source of timer6 clk to CLK_M_OSC
106 */
107 writel(0x01, &cmdpll->clktimer6clk);
108
109 /* enable additional clocks of modules which are accessed later */
110 u32 *const clk_domains[] = {
111 &cmper->lcdcclkstctrl,
112 0
113 };
114
115 u32 *const clk_modules_tsspecific[] = {
116 &cmper->lcdclkctrl,
117 &cmper->timer5clkctrl,
118 &cmper->timer6clkctrl,
119 0
120 };
121 do_enable_clocks(clk_domains, clk_modules_tsspecific, 1);
122
123 /* setup LCD-Pixel Clock */
124 writel(0x2, &cmdpll->clklcdcpixelclk); /* clock comes from perPLL M2 */
125
Hannes Petermaier2e68d2b2015-03-19 10:43:15 +0100126 /* setup I2C */
127 enable_i2c_pin_mux();
128 i2c_set_bus_num(0);
129 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE);
Hannes Petermaier69d0d7d2015-02-03 13:22:26 +0100130 pmicsetup(0);
Hannes Petermaier763f7f32015-04-08 07:38:34 +0200131
132 gpio_direction_output(64+29, 1); /* switch NAND_RnB to GPMC_WAIT1 */
133 gpio_direction_output(64+28, 1); /* switch MII2_CRS to GPMC_WAIT0 */
Hannes Petermaierfb003662014-02-07 08:07:36 +0100134}
135
136const struct dpll_params *get_dpll_ddr_params(void)
137{
138 return &dpll_ddr3;
139}
140
141void sdram_init(void)
142{
143 config_ddr(400, &ddr3_ioregs,
144 &ddr3_data,
145 &ddr3_cmd_ctrl_data,
146 &ddr3_emif_reg_data, 0);
147}
148#endif /* CONFIG_SPL_BUILD */
149
150/* Basic board specific setup. Pinmux has been handled already. */
151int board_init(void)
152{
Hannes Petermaier96bc6bb2015-02-03 13:22:28 +0100153#if defined(CONFIG_HW_WATCHDOG)
154 hw_watchdog_init();
155#endif
Hannes Petermaierfb003662014-02-07 08:07:36 +0100156 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Hannes Petermaierf31a98d2014-06-04 10:26:29 +0200157#ifdef CONFIG_NAND
Hannes Petermaierfb003662014-02-07 08:07:36 +0100158 gpmc_init();
Hannes Petermaierf31a98d2014-06-04 10:26:29 +0200159#endif
Hannes Petermaierfb003662014-02-07 08:07:36 +0100160 return 0;
161}
162
163#ifdef CONFIG_BOARD_LATE_INIT
164int board_late_init(void)
165{
Hannes Petermaierfb003662014-02-07 08:07:36 +0100166 if (0 == gpio_get_value(REPSWITCH)) {
Hannes Petermaier69d0d7d2015-02-03 13:22:26 +0100167 lcd_position_cursor(1, 8);
168 lcd_puts(
169 "switching to network-console ... ");
170 setenv("bootcmd", "run netconsole");
Hannes Petermaierfb003662014-02-07 08:07:36 +0100171 }
Hannes Petermaierfb003662014-02-07 08:07:36 +0100172 return 0;
173}
174#endif /* CONFIG_BOARD_LATE_INIT */