blob: 04a802bc82cc4770072da0ef0f753b2334a214ab [file] [log] [blame]
Dave Liua46daea2006-11-03 19:33:44 -06001/*
Kim Phillips57a2af32009-07-18 18:42:13 -05002 * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
Dave Liua46daea2006-11-03 19:33:44 -06003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 */
12
13/*
14 * PCI Configuration space access support for MPC83xx PCI Bridge
15 */
Kim Phillips57a2af32009-07-18 18:42:13 -050016
Dave Liua46daea2006-11-03 19:33:44 -060017#include <asm/mmu.h>
18#include <asm/io.h>
19#include <common.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050020#include <mpc83xx.h>
Dave Liua46daea2006-11-03 19:33:44 -060021#include <pci.h>
22#include <i2c.h>
Timur Tabiab347542006-11-03 19:15:00 -060023#include <asm/fsl_i2c.h>
Kim Phillips57a2af32009-07-18 18:42:13 -050024#include "../common/pq-mds-pib.h"
Dave Liua46daea2006-11-03 19:33:44 -060025
26DECLARE_GLOBAL_DATA_PTR;
27
Kim Phillips57a2af32009-07-18 18:42:13 -050028static struct pci_region pci1_regions[] = {
29 {
30 bus_start: CONFIG_SYS_PCI1_MEM_BASE,
31 phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
32 size: CONFIG_SYS_PCI1_MEM_SIZE,
33 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
34 },
35 {
36 bus_start: CONFIG_SYS_PCI1_IO_BASE,
37 phys_start: CONFIG_SYS_PCI1_IO_PHYS,
38 size: CONFIG_SYS_PCI1_IO_SIZE,
39 flags: PCI_REGION_IO
40 },
41 {
42 bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
43 phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
44 size: CONFIG_SYS_PCI1_MMIO_SIZE,
45 flags: PCI_REGION_MEM
46 },
47};
Dave Liua46daea2006-11-03 19:33:44 -060048
Kim Phillips57a2af32009-07-18 18:42:13 -050049#ifdef CONFIG_MPC83XX_PCI2
50static struct pci_region pci2_regions[] = {
Dave Liua46daea2006-11-03 19:33:44 -060051 {
Kim Phillips57a2af32009-07-18 18:42:13 -050052 bus_start: CONFIG_SYS_PCI2_MEM_BASE,
53 phys_start: CONFIG_SYS_PCI2_MEM_PHYS,
54 size: CONFIG_SYS_PCI2_MEM_SIZE,
55 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
56 },
Dave Liua46daea2006-11-03 19:33:44 -060057 {
Kim Phillips57a2af32009-07-18 18:42:13 -050058 bus_start: CONFIG_SYS_PCI2_IO_BASE,
59 phys_start: CONFIG_SYS_PCI2_IO_PHYS,
60 size: CONFIG_SYS_PCI2_IO_SIZE,
61 flags: PCI_REGION_IO
62 },
63 {
64 bus_start: CONFIG_SYS_PCI2_MMIO_BASE,
65 phys_start: CONFIG_SYS_PCI2_MMIO_PHYS,
66 size: CONFIG_SYS_PCI2_MMIO_SIZE,
67 flags: PCI_REGION_MEM
68 },
Dave Liua46daea2006-11-03 19:33:44 -060069};
Kim Phillips57a2af32009-07-18 18:42:13 -050070#endif
Dave Liua46daea2006-11-03 19:33:44 -060071
Dave Liua46daea2006-11-03 19:33:44 -060072void pci_init_board(void)
73#ifdef CONFIG_PCISLAVE
74{
Kim Phillips57a2af32009-07-18 18:42:13 -050075 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
76 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
77 volatile pcictrl83xx_t *pci_ctrl = &immr->pci_ctrl[0];
78 struct pci_region *reg[] = { pci1_regions };
79
80 /* Configure PCI Local Access Windows */
81 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
82 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
83
84 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
85 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_1M;
Dave Liua46daea2006-11-03 19:33:44 -060086
Kim Phillips57a2af32009-07-18 18:42:13 -050087 mpc83xx_pci_init(1, reg, 0);
88
Dave Liua46daea2006-11-03 19:33:44 -060089 /*
90 * Configure PCI Inbound Translation Windows
91 */
92 pci_ctrl[0].pitar0 = 0x0;
93 pci_ctrl[0].pibar0 = 0x0;
94 pci_ctrl[0].piwar0 = PIWAR_EN | PIWAR_RTT_SNOOP |
95 PIWAR_WTT_SNOOP | PIWAR_IWS_4K;
96
97 pci_ctrl[0].pitar1 = 0x0;
98 pci_ctrl[0].pibar1 = 0x0;
99 pci_ctrl[0].piebar1 = 0x0;
100 pci_ctrl[0].piwar1 &= ~PIWAR_EN;
101
102 pci_ctrl[0].pitar2 = 0x0;
103 pci_ctrl[0].pibar2 = 0x0;
104 pci_ctrl[0].piebar2 = 0x0;
105 pci_ctrl[0].piwar2 &= ~PIWAR_EN;
106
Kim Phillips57a2af32009-07-18 18:42:13 -0500107 /* Unlock the configuration bit */
108 mpc83xx_pcislave_unlock(0);
109 printf("PCI: Agent mode enabled\n");
Dave Liua46daea2006-11-03 19:33:44 -0600110}
111#else
112{
Kim Phillips57a2af32009-07-18 18:42:13 -0500113 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
114 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
115 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
116#ifndef CONFIG_MPC83XX_PCI2
117 struct pci_region *reg[] = { pci1_regions };
118#else
119 struct pci_region *reg[] = { pci1_regions, pci2_regions };
120#endif
Dave Liua46daea2006-11-03 19:33:44 -0600121
Kim Phillips57a2af32009-07-18 18:42:13 -0500122 /* initialize the PCA9555PW IO expander on the PIB board */
123 pib_init();
Dave Liua46daea2006-11-03 19:33:44 -0600124
Dave Liua46daea2006-11-03 19:33:44 -0600125#if defined(PCI_66M)
126 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
127 printf("PCI clock is 66MHz\n");
128#elif defined(PCI_33M)
129 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2 |
130 OCCR_PCICD0 | OCCR_PCICD1 | OCCR_PCICD2 | OCCR_PCICR;
131 printf("PCI clock is 33MHz\n");
132#else
133 clk->occr = OCCR_PCICOE0 | OCCR_PCICOE1 | OCCR_PCICOE2;
134 printf("PCI clock is 66MHz\n");
135#endif
136 udelay(2000);
137
Kim Phillips57a2af32009-07-18 18:42:13 -0500138 /* Configure PCI Local Access Windows */
139 pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
Dave Liua46daea2006-11-03 19:33:44 -0600140 pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M;
141
Kim Phillips57a2af32009-07-18 18:42:13 -0500142 pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
Dave Liua46daea2006-11-03 19:33:44 -0600143 pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_1M;
144
Dave Liua46daea2006-11-03 19:33:44 -0600145 udelay(2000);
146
Kim Phillips57a2af32009-07-18 18:42:13 -0500147#ifndef CONFIG_MPC83XX_PCI2
148 mpc83xx_pci_init(1, reg, 0);
149#else
150 mpc83xx_pci_init(2, reg, 0);
151#endif
Dave Liua46daea2006-11-03 19:33:44 -0600152}
153#endif /* CONFIG_PCISLAVE */