blob: a4528cbaf52970a5887c3cecf20ea29855edb2d6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
John Rigby9c146032010-01-25 23:12:56 -07002/*
3 * (C) Copyright 2009 DENX Software Engineering
4 * Author: John Rigby <jrigby@gmail.com>
5 *
6 * Based on mx27/generic.c:
7 * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
8 * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
John Rigby9c146032010-01-25 23:12:56 -07009 */
10
11#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -070012#include <clock_legacy.h>
John Rigby9c146032010-01-25 23:12:56 -070013#include <div64.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
John Rigby9c146032010-01-25 23:12:56 -070016#include <netdev.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070017#include <vsprintf.h>
John Rigby9c146032010-01-25 23:12:56 -070018#include <asm/io.h>
Adrian Alonsoa7209a22015-10-12 13:48:07 -050019#include <asm/arch-imx/cpu.h>
John Rigby9c146032010-01-25 23:12:56 -070020#include <asm/arch/imx-regs.h>
Timo Ketola738fa8d2012-04-18 22:55:28 +000021#include <asm/arch/clock.h>
John Rigby9c146032010-01-25 23:12:56 -070022
Yangbo Lu73340382019-06-21 11:42:28 +080023#ifdef CONFIG_FSL_ESDHC_IMX
24#include <fsl_esdhc_imx.h>
Benoît Thébaudeau95646052012-09-27 10:28:29 +000025
Timo Ketola738fa8d2012-04-18 22:55:28 +000026DECLARE_GLOBAL_DATA_PTR;
27#endif
28
John Rigby9c146032010-01-25 23:12:56 -070029/*
30 * get the system pll clock in Hz
31 *
32 * mfi + mfn / (mfd +1)
33 * f = 2 * f_ref * --------------------
34 * pd + 1
35 */
Fabio Estevamf231efb2011-10-13 05:34:59 +000036static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
John Rigby9c146032010-01-25 23:12:56 -070037{
38 unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
39 & CCM_PLL_MFI_MASK;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000040 int mfn = (pll >> CCM_PLL_MFN_SHIFT)
John Rigby9c146032010-01-25 23:12:56 -070041 & CCM_PLL_MFN_MASK;
42 unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
43 & CCM_PLL_MFD_MASK;
44 unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
45 & CCM_PLL_PD_MASK;
46
47 mfi = mfi <= 5 ? 5 : mfi;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000048 mfn = mfn >= 512 ? mfn - 1024 : mfn;
49 mfd += 1;
50 pd += 1;
John Rigby9c146032010-01-25 23:12:56 -070051
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000052 return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
53 mfd * pd);
John Rigby9c146032010-01-25 23:12:56 -070054}
55
Fabio Estevamf231efb2011-10-13 05:34:59 +000056static ulong imx_get_mpllclk(void)
John Rigby9c146032010-01-25 23:12:56 -070057{
58 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeaud2dd29d2012-08-21 11:05:12 +000059 ulong fref = MXC_HCLK;
John Rigby9c146032010-01-25 23:12:56 -070060
Fabio Estevamf231efb2011-10-13 05:34:59 +000061 return imx_decode_pll(readl(&ccm->mpctl), fref);
John Rigby9c146032010-01-25 23:12:56 -070062}
63
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +020064static ulong imx_get_upllclk(void)
65{
66 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
67 ulong fref = MXC_HCLK;
68
69 return imx_decode_pll(readl(&ccm->upctl), fref);
70}
71
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000072static ulong imx_get_armclk(void)
John Rigby9c146032010-01-25 23:12:56 -070073{
74 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000075 ulong cctl = readl(&ccm->cctl);
76 ulong fref = imx_get_mpllclk();
John Rigby9c146032010-01-25 23:12:56 -070077 ulong div;
78
79 if (cctl & CCM_CCTL_ARM_SRC)
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000080 fref = lldiv((u64) fref * 3, 4);
John Rigby9c146032010-01-25 23:12:56 -070081
82 div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
83 & CCM_CCTL_ARM_DIV_MASK) + 1;
84
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000085 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070086}
87
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000088static ulong imx_get_ahbclk(void)
John Rigby9c146032010-01-25 23:12:56 -070089{
90 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000091 ulong cctl = readl(&ccm->cctl);
92 ulong fref = imx_get_armclk();
John Rigby9c146032010-01-25 23:12:56 -070093 ulong div;
94
95 div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
96 & CCM_CCTL_AHB_DIV_MASK) + 1;
97
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000098 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070099}
100
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000101static ulong imx_get_ipgclk(void)
102{
103 return imx_get_ahbclk() / 2;
104}
105
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +0000106static ulong imx_get_perclk(int clk)
John Rigby9c146032010-01-25 23:12:56 -0700107{
108 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +0200109 ulong fref = readl(&ccm->mcr) & (1 << clk) ? imx_get_upllclk() :
110 imx_get_ahbclk();
John Rigby9c146032010-01-25 23:12:56 -0700111 ulong div;
112
Fabio Estevamf231efb2011-10-13 05:34:59 +0000113 div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
114 div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
John Rigby9c146032010-01-25 23:12:56 -0700115
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +0000116 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700117}
118
Benoît Thébaudeau9d694242017-05-03 11:59:05 +0200119int imx_set_perclk(enum mxc_clock clk, bool from_upll, unsigned int freq)
120{
121 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
122 ulong fref = from_upll ? imx_get_upllclk() : imx_get_ahbclk();
123 ulong div = (fref + freq - 1) / freq;
124
125 if (clk > MXC_UART_CLK || !div || --div > CCM_PERCLK_MASK)
126 return -EINVAL;
127
128 clrsetbits_le32(&ccm->pcdr[CCM_PERCLK_REG(clk)],
129 CCM_PERCLK_MASK << CCM_PERCLK_SHIFT(clk),
130 div << CCM_PERCLK_SHIFT(clk));
131 if (from_upll)
132 setbits_le32(&ccm->mcr, 1 << clk);
133 else
134 clrbits_le32(&ccm->mcr, 1 << clk);
135 return 0;
136}
137
Timo Ketola738fa8d2012-04-18 22:55:28 +0000138unsigned int mxc_get_clock(enum mxc_clock clk)
139{
140 if (clk >= MXC_CLK_NUM)
141 return -1;
142 switch (clk) {
143 case MXC_ARM_CLK:
144 return imx_get_armclk();
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000145 case MXC_AHB_CLK:
146 return imx_get_ahbclk();
147 case MXC_IPG_CLK:
148 case MXC_CSPI_CLK:
Timo Ketola738fa8d2012-04-18 22:55:28 +0000149 case MXC_FEC_CLK:
Benoît Thébaudeau88a23822012-09-27 10:27:44 +0000150 return imx_get_ipgclk();
Timo Ketola738fa8d2012-04-18 22:55:28 +0000151 default:
152 return imx_get_perclk(clk);
153 }
154}
155
Fabio Estevam51f23542011-09-02 05:38:54 +0000156u32 get_cpu_rev(void)
157{
158 u32 srev;
159 u32 system_rev = 0x25000;
160
161 /* read SREV register from IIM module */
162 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
163 srev = readl(&iim->iim_srev);
164
165 switch (srev) {
166 case 0x00:
167 system_rev |= CHIP_REV_1_0;
168 break;
169 case 0x01:
170 system_rev |= CHIP_REV_1_1;
171 break;
Eric Benardc47d73f2012-09-23 02:03:05 +0000172 case 0x02:
173 system_rev |= CHIP_REV_1_2;
174 break;
Fabio Estevam51f23542011-09-02 05:38:54 +0000175 default:
176 system_rev |= 0x8000;
177 break;
178 }
179
180 return system_rev;
181}
182
John Rigby9c146032010-01-25 23:12:56 -0700183#if defined(CONFIG_DISPLAY_CPUINFO)
Fabio Estevam4c6b02e2011-09-23 05:13:22 +0000184static char *get_reset_cause(void)
185{
186 /* read RCSR register from CCM module */
187 struct ccm_regs *ccm =
188 (struct ccm_regs *)IMX_CCM_BASE;
189
190 u32 cause = readl(&ccm->rcsr) & 0x0f;
191
192 if (cause == 0)
193 return "POR";
194 else if (cause == 1)
195 return "RST";
196 else if ((cause & 2) == 2)
197 return "WDOG";
198 else if ((cause & 4) == 4)
199 return "SW RESET";
200 else if ((cause & 8) == 8)
201 return "JTAG";
202 else
203 return "unknown reset";
204
205}
206
Fabio Estevamf231efb2011-10-13 05:34:59 +0000207int print_cpuinfo(void)
John Rigby9c146032010-01-25 23:12:56 -0700208{
209 char buf[32];
Fabio Estevam51f23542011-09-02 05:38:54 +0000210 u32 cpurev = get_cpu_rev();
John Rigby9c146032010-01-25 23:12:56 -0700211
Fabio Estevam9a423242011-09-02 05:38:55 +0000212 printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
Fabio Estevam51f23542011-09-02 05:38:54 +0000213 (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
214 ((cpurev & 0x8000) ? " unknown" : ""),
Fabio Estevamf231efb2011-10-13 05:34:59 +0000215 strmhz(buf, imx_get_armclk()));
Fabio Estevam9882e202015-01-06 14:10:05 -0200216 printf("Reset cause: %s\n", get_reset_cause());
John Rigby9c146032010-01-25 23:12:56 -0700217 return 0;
218}
219#endif
220
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000221#if defined(CONFIG_FEC_MXC)
222/*
223 * Initializes on-chip ethernet controllers.
224 * to override, implement board_eth_init()
225 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900226int cpu_eth_init(struct bd_info *bis)
John Rigby9c146032010-01-25 23:12:56 -0700227{
John Rigby9c146032010-01-25 23:12:56 -0700228 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
229 ulong val;
230
Fabio Estevamf231efb2011-10-13 05:34:59 +0000231 val = readl(&ccm->cgr0);
John Rigby9c146032010-01-25 23:12:56 -0700232 val |= (1 << 23);
Fabio Estevamf231efb2011-10-13 05:34:59 +0000233 writel(val, &ccm->cgr0);
234 return fecmxc_initialize(bis);
Timo Ketola738fa8d2012-04-18 22:55:28 +0000235}
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000236#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000237
238int get_clocks(void)
239{
Yangbo Lu73340382019-06-21 11:42:28 +0800240#ifdef CONFIG_FSL_ESDHC_IMX
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000241#if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
Simon Glass9e247d12012-12-13 20:49:05 +0000242 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000243#else
Simon Glass9e247d12012-12-13 20:49:05 +0000244 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000245#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000246#endif
247 return 0;
John Rigby9c146032010-01-25 23:12:56 -0700248}
249
Yangbo Lu73340382019-06-21 11:42:28 +0800250#ifdef CONFIG_FSL_ESDHC_IMX
John Rigby9c146032010-01-25 23:12:56 -0700251/*
252 * Initializes on-chip MMC controllers.
253 * to override, implement board_mmc_init()
254 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900255int cpu_mmc_init(struct bd_info *bis)
John Rigby9c146032010-01-25 23:12:56 -0700256{
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000257 return fsl_esdhc_mmc_init(bis);
John Rigby9c146032010-01-25 23:12:56 -0700258}
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000259#endif
John Rigby9c146032010-01-25 23:12:56 -0700260
John Rigby9c146032010-01-25 23:12:56 -0700261#ifdef CONFIG_FEC_MXC
Fabio Estevam04fc1282011-12-20 05:46:31 +0000262void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
Liu Hui-R643434df66192010-11-18 23:45:55 +0000263{
264 int i;
265 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
266 struct fuse_bank *bank = &iim->bank[0];
267 struct fuse_bank0_regs *fuse =
268 (struct fuse_bank0_regs *)bank->fuse_regs;
269
270 for (i = 0; i < 6; i++)
271 mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
272}
John Rigby9c146032010-01-25 23:12:56 -0700273#endif /* CONFIG_FEC_MXC */