blob: e8b6f7772481926eac6f3c156afb1b9ed5f186de [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liudec11122011-11-25 00:18:02 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liudec11122011-11-25 00:18:02 +00007 */
8
9#include <common.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090010#include <linux/errno.h>
Jason Liudec11122011-11-25 00:18:02 +000011#include <asm/io.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/clock.h>
14#include <asm/arch/sys_proto.h>
Diego Dorta3a5bf532017-09-27 13:12:37 -030015#include <asm/bootm.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020016#include <asm/mach-imx/boot_mode.h>
17#include <asm/mach-imx/dma.h>
18#include <asm/mach-imx/hab.h>
Fabio Estevam48e65b02013-02-07 06:45:23 +000019#include <stdbool.h>
Pardeep Kumar Singlac1fa1302013-07-25 12:12:13 -050020#include <asm/arch/mxc_hdmi.h>
21#include <asm/arch/crm_regs.h>
Ye.Lif19692c2014-11-20 21:14:14 +080022#include <dm.h>
23#include <imx_thermal.h>
Soeren Mochbc177f12016-02-04 14:41:15 +010024#include <mmc.h>
Jason Liudec11122011-11-25 00:18:02 +000025
Fabio Estevama47ec522013-12-26 14:51:33 -020026enum ldo_reg {
27 LDO_ARM,
28 LDO_SOC,
29 LDO_PU,
30};
31
Troy Kisky58394932012-10-23 10:57:46 +000032struct scu_regs {
33 u32 ctrl;
34 u32 config;
35 u32 status;
36 u32 invalidate;
37 u32 fpga_rev;
38};
39
Adrian Alonsoce08c362015-09-02 13:54:13 -050040#if defined(CONFIG_IMX_THERMAL)
Ye.Lif19692c2014-11-20 21:14:14 +080041static const struct imx_thermal_plat imx6_thermal_plat = {
42 .regs = (void *)ANATOP_BASE_ADDR,
43 .fuse_bank = 1,
44 .fuse_word = 6,
45};
46
47U_BOOT_DEVICE(imx6_thermal) = {
48 .name = "imx_thermal",
49 .platdata = &imx6_thermal_plat,
50};
51#endif
52
Adrian Alonso6ec8d842015-10-12 13:48:12 -050053#if defined(CONFIG_SECURE_BOOT)
54struct imx_sec_config_fuse_t const imx_sec_config_fuse = {
55 .bank = 0,
56 .word = 6,
57};
58#endif
59
Gabriel Huau170ceaf2014-07-26 11:35:43 -070060u32 get_nr_cpus(void)
61{
62 struct scu_regs *scu = (struct scu_regs *)SCU_BASE_ADDR;
63 return readl(&scu->config) & 3;
64}
65
Jason Liudec11122011-11-25 00:18:02 +000066u32 get_cpu_rev(void)
67{
Fabio Estevam46e97332012-03-20 04:21:45 +000068 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
Troy Kisky58394932012-10-23 10:57:46 +000069 u32 reg = readl(&anatop->digprog_sololite);
70 u32 type = ((reg >> 16) & 0xff);
Peng Fan5f247922015-07-11 11:38:42 +080071 u32 major, cfg = 0;
Fabio Estevam46e97332012-03-20 04:21:45 +000072
Troy Kisky58394932012-10-23 10:57:46 +000073 if (type != MXC_CPU_MX6SL) {
74 reg = readl(&anatop->digprog);
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -020075 struct scu_regs *scu = (struct scu_regs *)SCU_BASE_ADDR;
Peng Fan5f247922015-07-11 11:38:42 +080076 cfg = readl(&scu->config) & 3;
Troy Kisky58394932012-10-23 10:57:46 +000077 type = ((reg >> 16) & 0xff);
78 if (type == MXC_CPU_MX6DL) {
Troy Kisky58394932012-10-23 10:57:46 +000079 if (!cfg)
80 type = MXC_CPU_MX6SOLO;
81 }
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -020082
83 if (type == MXC_CPU_MX6Q) {
84 if (cfg == 1)
85 type = MXC_CPU_MX6D;
86 }
87
Troy Kisky58394932012-10-23 10:57:46 +000088 }
Peng Fan88383232015-06-11 18:30:36 +080089 major = ((reg >> 8) & 0xff);
Peng Fan5f247922015-07-11 11:38:42 +080090 if ((major >= 1) &&
91 ((type == MXC_CPU_MX6Q) || (type == MXC_CPU_MX6D))) {
92 major--;
93 type = MXC_CPU_MX6QP;
94 if (cfg == 1)
95 type = MXC_CPU_MX6DP;
96 }
Troy Kisky58394932012-10-23 10:57:46 +000097 reg &= 0xff; /* mx6 silicon revision */
Peng Fan88383232015-06-11 18:30:36 +080098 return (type << 12) | (reg + (0x10 * (major + 1)));
Jason Liudec11122011-11-25 00:18:02 +000099}
100
Tim Harvey258d0462015-05-18 07:02:24 -0700101/*
102 * OCOTP_CFG3[17:16] (see Fusemap Description Table offset 0x440)
103 * defines a 2-bit SPEED_GRADING
104 */
105#define OCOTP_CFG3_SPEED_SHIFT 16
106#define OCOTP_CFG3_SPEED_800MHZ 0
107#define OCOTP_CFG3_SPEED_850MHZ 1
108#define OCOTP_CFG3_SPEED_1GHZ 2
109#define OCOTP_CFG3_SPEED_1P2GHZ 3
110
Peng Fan441e9052016-05-03 11:13:04 +0800111/*
112 * For i.MX6UL
113 */
114#define OCOTP_CFG3_SPEED_528MHZ 1
115#define OCOTP_CFG3_SPEED_696MHZ 2
116
Sébastien Szymanskib130c8a2017-08-02 17:05:27 +0200117/*
118 * For i.MX6ULL
119 */
120#define OCOTP_CFG3_SPEED_792MHZ 2
121#define OCOTP_CFG3_SPEED_900MHZ 3
122
Tim Harvey258d0462015-05-18 07:02:24 -0700123u32 get_cpu_speed_grade_hz(void)
124{
125 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
126 struct fuse_bank *bank = &ocotp->bank[0];
127 struct fuse_bank0_regs *fuse =
128 (struct fuse_bank0_regs *)bank->fuse_regs;
129 uint32_t val;
130
131 val = readl(&fuse->cfg3);
132 val >>= OCOTP_CFG3_SPEED_SHIFT;
133 val &= 0x3;
134
Sébastien Szymanskib130c8a2017-08-02 17:05:27 +0200135 if (is_mx6ul()) {
Peng Fan441e9052016-05-03 11:13:04 +0800136 if (val == OCOTP_CFG3_SPEED_528MHZ)
137 return 528000000;
138 else if (val == OCOTP_CFG3_SPEED_696MHZ)
Sébastien Szymanski415c7ce2017-08-02 17:05:26 +0200139 return 696000000;
Peng Fan441e9052016-05-03 11:13:04 +0800140 else
141 return 0;
142 }
143
Sébastien Szymanskib130c8a2017-08-02 17:05:27 +0200144 if (is_mx6ull()) {
145 if (val == OCOTP_CFG3_SPEED_528MHZ)
146 return 528000000;
147 else if (val == OCOTP_CFG3_SPEED_792MHZ)
148 return 792000000;
149 else if (val == OCOTP_CFG3_SPEED_900MHZ)
150 return 900000000;
151 else
152 return 0;
153 }
154
Tim Harvey258d0462015-05-18 07:02:24 -0700155 switch (val) {
156 /* Valid for IMX6DQ */
157 case OCOTP_CFG3_SPEED_1P2GHZ:
Peng Fan6c4f76f2016-05-23 18:35:58 +0800158 if (is_mx6dq() || is_mx6dqp())
Tim Harvey258d0462015-05-18 07:02:24 -0700159 return 1200000000;
160 /* Valid for IMX6SX/IMX6SDL/IMX6DQ */
161 case OCOTP_CFG3_SPEED_1GHZ:
162 return 996000000;
163 /* Valid for IMX6DQ */
164 case OCOTP_CFG3_SPEED_850MHZ:
Peng Fan6c4f76f2016-05-23 18:35:58 +0800165 if (is_mx6dq() || is_mx6dqp())
Tim Harvey258d0462015-05-18 07:02:24 -0700166 return 852000000;
167 /* Valid for IMX6SX/IMX6SDL/IMX6DQ */
168 case OCOTP_CFG3_SPEED_800MHZ:
169 return 792000000;
170 }
171 return 0;
172}
173
Tim Harvey5e0e1932015-05-18 06:56:45 -0700174/*
175 * OCOTP_MEM0[7:6] (see Fusemap Description Table offset 0x480)
176 * defines a 2-bit Temperature Grade
177 *
Fabio Estevama24859c2017-06-22 10:50:05 -0300178 * return temperature grade and min/max temperature in Celsius
Tim Harvey5e0e1932015-05-18 06:56:45 -0700179 */
180#define OCOTP_MEM0_TEMP_SHIFT 6
181
182u32 get_cpu_temp_grade(int *minc, int *maxc)
183{
184 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
185 struct fuse_bank *bank = &ocotp->bank[1];
186 struct fuse_bank1_regs *fuse =
187 (struct fuse_bank1_regs *)bank->fuse_regs;
188 uint32_t val;
189
190 val = readl(&fuse->mem0);
191 val >>= OCOTP_MEM0_TEMP_SHIFT;
192 val &= 0x3;
193
194 if (minc && maxc) {
195 if (val == TEMP_AUTOMOTIVE) {
196 *minc = -40;
197 *maxc = 125;
198 } else if (val == TEMP_INDUSTRIAL) {
199 *minc = -40;
200 *maxc = 105;
201 } else if (val == TEMP_EXTCOMMERCIAL) {
202 *minc = -20;
203 *maxc = 105;
204 } else {
205 *minc = 0;
206 *maxc = 95;
207 }
208 }
209 return val;
210}
211
Fabio Estevam435998b2013-03-27 07:36:55 +0000212#ifdef CONFIG_REVISION_TAG
213u32 __weak get_board_rev(void)
214{
215 u32 cpurev = get_cpu_rev();
216 u32 type = ((cpurev >> 12) & 0xff);
217 if (type == MXC_CPU_MX6SOLO)
218 cpurev = (MXC_CPU_MX6DL) << 12 | (cpurev & 0xFFF);
219
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -0200220 if (type == MXC_CPU_MX6D)
221 cpurev = (MXC_CPU_MX6Q) << 12 | (cpurev & 0xFFF);
222
Fabio Estevam435998b2013-03-27 07:36:55 +0000223 return cpurev;
224}
225#endif
226
Fabio Estevamcf621ff2013-12-26 14:51:31 -0200227static void clear_ldo_ramp(void)
228{
229 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
230 int reg;
231
232 /* ROM may modify LDO ramp up time according to fuse setting, so in
233 * order to be in the safe side we neeed to reset these settings to
234 * match the reset value: 0'b00
235 */
236 reg = readl(&anatop->ana_misc2);
237 reg &= ~(0x3f << 24);
238 writel(reg, &anatop->ana_misc2);
239}
240
Dirk Behme8c465942012-05-02 02:12:17 +0000241/*
Fabio Estevam2e95fe12014-06-13 01:42:37 -0300242 * Set the PMU_REG_CORE register
Dirk Behme8c465942012-05-02 02:12:17 +0000243 *
Fabio Estevam2e95fe12014-06-13 01:42:37 -0300244 * Set LDO_SOC/PU/ARM regulators to the specified millivolt level.
Dirk Behme8c465942012-05-02 02:12:17 +0000245 * Possible values are from 0.725V to 1.450V in steps of
246 * 0.025V (25mV).
247 */
Fabio Estevama47ec522013-12-26 14:51:33 -0200248static int set_ldo_voltage(enum ldo_reg ldo, u32 mv)
Dirk Behme8c465942012-05-02 02:12:17 +0000249{
250 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
Fabio Estevam99b370b2013-12-26 14:51:34 -0200251 u32 val, step, old, reg = readl(&anatop->reg_core);
Fabio Estevama47ec522013-12-26 14:51:33 -0200252 u8 shift;
Dirk Behme8c465942012-05-02 02:12:17 +0000253
Peng Fan81224c42017-08-08 16:21:35 +0800254 /* No LDO_SOC/PU/ARM */
255 if (is_mx6sll())
256 return 0;
257
Dirk Behme8c465942012-05-02 02:12:17 +0000258 if (mv < 725)
259 val = 0x00; /* Power gated off */
260 else if (mv > 1450)
261 val = 0x1F; /* Power FET switched full on. No regulation */
262 else
263 val = (mv - 700) / 25;
264
Fabio Estevamcf621ff2013-12-26 14:51:31 -0200265 clear_ldo_ramp();
266
Fabio Estevama47ec522013-12-26 14:51:33 -0200267 switch (ldo) {
268 case LDO_SOC:
269 shift = 18;
270 break;
271 case LDO_PU:
272 shift = 9;
273 break;
274 case LDO_ARM:
275 shift = 0;
276 break;
277 default:
278 return -EINVAL;
279 }
280
Fabio Estevam99b370b2013-12-26 14:51:34 -0200281 old = (reg & (0x1F << shift)) >> shift;
282 step = abs(val - old);
283 if (step == 0)
284 return 0;
285
Fabio Estevama47ec522013-12-26 14:51:33 -0200286 reg = (reg & ~(0x1F << shift)) | (val << shift);
Dirk Behme8c465942012-05-02 02:12:17 +0000287 writel(reg, &anatop->reg_core);
Fabio Estevama47ec522013-12-26 14:51:33 -0200288
Fabio Estevam99b370b2013-12-26 14:51:34 -0200289 /*
290 * The LDO ramp-up is based on 64 clock cycles of 24 MHz = 2.6 us per
291 * step
292 */
293 udelay(3 * step);
294
Fabio Estevama47ec522013-12-26 14:51:33 -0200295 return 0;
Dirk Behme8c465942012-05-02 02:12:17 +0000296}
297
Anson Huang05a464f2014-01-23 14:00:18 +0800298static void set_ahb_rate(u32 val)
299{
300 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
301 u32 reg, div;
302
303 div = get_periph_clk() / val - 1;
304 reg = readl(&mxc_ccm->cbcdr);
305
306 writel((reg & (~MXC_CCM_CBCDR_AHB_PODF_MASK)) |
307 (div << MXC_CCM_CBCDR_AHB_PODF_OFFSET), &mxc_ccm->cbcdr);
308}
309
Anson Huang9a149bc2014-01-23 14:00:19 +0800310static void clear_mmdc_ch_mask(void)
311{
312 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Peng Fan53f3c9e2015-07-11 11:38:43 +0800313 u32 reg;
314 reg = readl(&mxc_ccm->ccdr);
Anson Huang9a149bc2014-01-23 14:00:19 +0800315
316 /* Clear MMDC channel mask */
Peng Fan81224c42017-08-08 16:21:35 +0800317 if (is_mx6sx() || is_mx6ul() || is_mx6ull() || is_mx6sl() || is_mx6sll())
Ye Li64cef442016-03-09 16:13:48 +0800318 reg &= ~(MXC_CCM_CCDR_MMDC_CH1_HS_MASK);
319 else
320 reg &= ~(MXC_CCM_CCDR_MMDC_CH1_HS_MASK | MXC_CCM_CCDR_MMDC_CH0_HS_MASK);
Peng Fan53f3c9e2015-07-11 11:38:43 +0800321 writel(reg, &mxc_ccm->ccdr);
Anson Huang9a149bc2014-01-23 14:00:19 +0800322}
323
Peng Fan656d2332016-10-08 17:03:00 +0800324#define OCOTP_MEM0_REFTOP_TRIM_SHIFT 8
325
Peng Fanc0e0ebf2015-01-15 14:22:32 +0800326static void init_bandgap(void)
327{
328 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
Peng Fan656d2332016-10-08 17:03:00 +0800329 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
330 struct fuse_bank *bank = &ocotp->bank[1];
331 struct fuse_bank1_regs *fuse =
332 (struct fuse_bank1_regs *)bank->fuse_regs;
333 uint32_t val;
334
Peng Fanc0e0ebf2015-01-15 14:22:32 +0800335 /*
336 * Ensure the bandgap has stabilized.
337 */
338 while (!(readl(&anatop->ana_misc0) & 0x80))
339 ;
340 /*
341 * For best noise performance of the analog blocks using the
342 * outputs of the bandgap, the reftop_selfbiasoff bit should
343 * be set.
344 */
345 writel(BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF, &anatop->ana_misc0_set);
Peng Fan6b989352016-08-11 14:02:50 +0800346 /*
Peng Fan656d2332016-10-08 17:03:00 +0800347 * On i.MX6ULL,we need to set VBGADJ bits according to the
348 * REFTOP_TRIM[3:0] in fuse table
349 * 000 - set REFTOP_VBGADJ[2:0] to 3b'110,
350 * 110 - set REFTOP_VBGADJ[2:0] to 3b'000,
351 * 001 - set REFTOP_VBGADJ[2:0] to 3b'001,
352 * 010 - set REFTOP_VBGADJ[2:0] to 3b'010,
353 * 011 - set REFTOP_VBGADJ[2:0] to 3b'011,
354 * 100 - set REFTOP_VBGADJ[2:0] to 3b'100,
355 * 101 - set REFTOP_VBGADJ[2:0] to 3b'101,
356 * 111 - set REFTOP_VBGADJ[2:0] to 3b'111,
Peng Fan6b989352016-08-11 14:02:50 +0800357 */
Peng Fan656d2332016-10-08 17:03:00 +0800358 if (is_mx6ull()) {
359 val = readl(&fuse->mem0);
360 val >>= OCOTP_MEM0_REFTOP_TRIM_SHIFT;
361 val &= 0x7;
Peng Fanc0e0ebf2015-01-15 14:22:32 +0800362
Peng Fan656d2332016-10-08 17:03:00 +0800363 writel(val << BM_ANADIG_ANA_MISC0_REFTOP_VBGADJ_SHIFT,
364 &anatop->ana_misc0_set);
365 }
366}
Peng Fanc0e0ebf2015-01-15 14:22:32 +0800367
Jason Liudec11122011-11-25 00:18:02 +0000368int arch_cpu_init(void)
369{
Peng Fan946333d2017-08-08 16:21:38 +0800370 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
371
Jason Liudec11122011-11-25 00:18:02 +0000372 init_aips();
373
Anson Huang9a149bc2014-01-23 14:00:19 +0800374 /* Need to clear MMDC_CHx_MASK to make warm reset work. */
375 clear_mmdc_ch_mask();
376
Anson Huang05a464f2014-01-23 14:00:18 +0800377 /*
Peng Fanc0e0ebf2015-01-15 14:22:32 +0800378 * Disable self-bias circuit in the analog bandap.
379 * The self-bias circuit is used by the bandgap during startup.
380 * This bit should be set after the bandgap has initialized.
381 */
382 init_bandgap();
383
Peng Fanae86e3f2016-08-11 14:02:43 +0800384 if (!is_mx6ul() && !is_mx6ull()) {
Peng Fanf60137e2016-03-09 16:44:36 +0800385 /*
386 * When low freq boot is enabled, ROM will not set AHB
387 * freq, so we need to ensure AHB freq is 132MHz in such
388 * scenario.
389 *
390 * To i.MX6UL, when power up, default ARM core and
391 * AHB rate is 396M and 132M.
392 */
393 if (mxc_get_clock(MXC_ARM_CLK) == 396000000)
394 set_ahb_rate(132000000);
395 }
Anson Huang05a464f2014-01-23 14:00:18 +0800396
Peng Fan2b990ea2016-09-28 09:40:27 +0800397 if (is_mx6ul()) {
398 if (is_soc_rev(CHIP_REV_1_0) == 0) {
399 /*
400 * According to the design team's requirement on
401 * i.MX6UL,the PMIC_STBY_REQ PAD should be configured
402 * as open drain 100K (0x0000b8a0).
403 * Only exists on TO1.0
404 */
405 writel(0x0000b8a0, IOMUXC_BASE_ADDR + 0x29c);
406 } else {
407 /*
408 * From TO1.1, SNVS adds internal pull up control
409 * for POR_B, the register filed is GPBIT[1:0],
410 * after system boot up, it can be set to 2b'01
411 * to disable internal pull up.It can save about
412 * 30uA power in SNVS mode.
413 */
414 writel((readl(MX6UL_SNVS_LP_BASE_ADDR + 0x10) &
415 (~0x1400)) | 0x400,
416 MX6UL_SNVS_LP_BASE_ADDR + 0x10);
417 }
Peng Fana2cba652016-03-09 16:44:37 +0800418 }
419
Peng Fanb64bf0b2016-08-11 14:02:46 +0800420 if (is_mx6ull()) {
421 /*
422 * GPBIT[1:0] is suggested to set to 2'b11:
423 * 2'b00 : always PUP100K
424 * 2'b01 : PUP100K when PMIC_ON_REQ or SOC_NOT_FAIL
425 * 2'b10 : always disable PUP100K
426 * 2'b11 : PDN100K when SOC_FAIL, PUP100K when SOC_NOT_FAIL
427 * register offset is different from i.MX6UL, since
428 * i.MX6UL is fixed by ECO.
429 */
430 writel(readl(MX6UL_SNVS_LP_BASE_ADDR) |
431 0x3, MX6UL_SNVS_LP_BASE_ADDR);
432 }
433
Peng Fana2cba652016-03-09 16:44:37 +0800434 /* Set perclk to source from OSC 24MHz */
Peng Fanfe7052a2017-08-08 16:21:39 +0800435 if (is_mx6sl())
436 setbits_le32(&ccm->cscmr1, MXC_CCM_CSCMR1_PER_CLK_SEL_MASK);
Ye.Li622dfbd2014-10-30 18:20:58 +0800437
Fabio Estevam5f79d462017-11-23 10:55:33 -0200438 imx_wdog_disable_powerdown(); /* Disable PDE bit of WMCR register */
Stefan Roese8338d1d2013-04-15 21:14:12 +0000439
Peng Fan946333d2017-08-08 16:21:38 +0800440 if (is_mx6sx())
441 setbits_le32(&ccm->cscdr1, MXC_CCM_CSCDR1_UART_CLK_SEL);
442
Dirk Behme0adb2152015-03-09 14:48:48 +0100443 init_src();
444
Jason Liudec11122011-11-25 00:18:02 +0000445 return 0;
446}
Jason Liudec11122011-11-25 00:18:02 +0000447
Peng Fan850dbca2016-01-28 16:51:26 +0800448#ifdef CONFIG_ENV_IS_IN_MMC
449__weak int board_mmc_get_env_dev(int devno)
450{
451 return CONFIG_SYS_MMC_ENV_DEV;
452}
453
Soeren Mochbc177f12016-02-04 14:41:15 +0100454static int mmc_get_boot_dev(void)
Peng Fan850dbca2016-01-28 16:51:26 +0800455{
456 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
457 u32 soc_sbmr = readl(&src_regs->sbmr1);
458 u32 bootsel;
459 int devno;
460
461 /*
462 * Refer to
463 * "i.MX 6Dual/6Quad Applications Processor Reference Manual"
464 * Chapter "8.5.3.1 Expansion Device eFUSE Configuration"
465 * i.MX6SL/SX/UL has same layout.
466 */
467 bootsel = (soc_sbmr & 0x000000FF) >> 6;
468
Soeren Mochbc177f12016-02-04 14:41:15 +0100469 /* No boot from sd/mmc */
Peng Fan850dbca2016-01-28 16:51:26 +0800470 if (bootsel != 1)
Soeren Mochbc177f12016-02-04 14:41:15 +0100471 return -1;
Peng Fan850dbca2016-01-28 16:51:26 +0800472
473 /* BOOT_CFG2[3] and BOOT_CFG2[4] */
474 devno = (soc_sbmr & 0x00001800) >> 11;
475
Soeren Mochbc177f12016-02-04 14:41:15 +0100476 return devno;
477}
478
479int mmc_get_env_dev(void)
480{
481 int devno = mmc_get_boot_dev();
482
483 /* If not boot from sd/mmc, use default value */
484 if (devno < 0)
485 return CONFIG_SYS_MMC_ENV_DEV;
486
Peng Fan850dbca2016-01-28 16:51:26 +0800487 return board_mmc_get_env_dev(devno);
488}
Soeren Mochbc177f12016-02-04 14:41:15 +0100489
490#ifdef CONFIG_SYS_MMC_ENV_PART
491__weak int board_mmc_get_env_part(int devno)
492{
493 return CONFIG_SYS_MMC_ENV_PART;
494}
495
496uint mmc_get_env_part(struct mmc *mmc)
497{
498 int devno = mmc_get_boot_dev();
499
500 /* If not boot from sd/mmc, use default value */
501 if (devno < 0)
502 return CONFIG_SYS_MMC_ENV_PART;
503
504 return board_mmc_get_env_part(devno);
505}
506#endif
Peng Fan850dbca2016-01-28 16:51:26 +0800507#endif
508
Fabio Estevam99b370b2013-12-26 14:51:34 -0200509int board_postclk_init(void)
510{
Peng Fan81224c42017-08-08 16:21:35 +0800511 /* NO LDO SOC on i.MX6SLL */
512 if (is_mx6sll())
513 return 0;
514
Fabio Estevam99b370b2013-12-26 14:51:34 -0200515 set_ldo_voltage(LDO_SOC, 1175); /* Set VDDSOC to 1.175V */
516
517 return 0;
518}
519
Anatolij Gustschin938734e2017-08-28 17:51:33 +0200520#ifndef CONFIG_SPL_BUILD
Troy Kisky0ca618c2012-08-15 10:31:20 +0000521/*
522 * cfg_val will be used for
523 * Boot_cfg4[7:0]:Boot_cfg3[7:0]:Boot_cfg2[7:0]:Boot_cfg1[7:0]
Nikita Kiryanov9fba8422014-10-29 19:28:33 +0200524 * After reset, if GPR10[28] is 1, ROM will use GPR9[25:0]
525 * instead of SBMR1 to determine the boot device.
Troy Kisky0ca618c2012-08-15 10:31:20 +0000526 */
527const struct boot_mode soc_boot_modes[] = {
528 {"normal", MAKE_CFGVAL(0x00, 0x00, 0x00, 0x00)},
529 /* reserved value should start rom usb */
Stefan Agner6b46c462017-06-09 13:13:12 -0700530#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
531 {"usb", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
532#else
Stefan Agnereb4b62b2016-09-15 15:04:39 -0700533 {"usb", MAKE_CFGVAL(0x10, 0x00, 0x00, 0x00)},
Stefan Agner6b46c462017-06-09 13:13:12 -0700534#endif
Troy Kisky0ca618c2012-08-15 10:31:20 +0000535 {"sata", MAKE_CFGVAL(0x20, 0x00, 0x00, 0x00)},
Nikolay Dimitrov284d9012014-08-10 20:03:07 +0300536 {"ecspi1:0", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x08)},
537 {"ecspi1:1", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x18)},
538 {"ecspi1:2", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x28)},
539 {"ecspi1:3", MAKE_CFGVAL(0x30, 0x00, 0x00, 0x38)},
Troy Kisky0ca618c2012-08-15 10:31:20 +0000540 /* 4 bit bus width */
541 {"esdhc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
542 {"esdhc2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
543 {"esdhc3", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
544 {"esdhc4", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
545 {NULL, 0},
546};
Anatolij Gustschin938734e2017-08-28 17:51:33 +0200547#endif
Stephen Warren57ab23f2013-02-26 12:28:29 +0000548
Peng Fan92683e62015-10-29 15:54:50 +0800549void reset_misc(void)
550{
551#ifdef CONFIG_VIDEO_MXS
552 lcdif_power_down();
553#endif
554}
555
Stephen Warren57ab23f2013-02-26 12:28:29 +0000556void s_init(void)
557{
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700558 struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
Ye.Li29876872014-09-09 10:17:00 +0800559 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700560 u32 mask480;
561 u32 mask528;
Ye.Li29876872014-09-09 10:17:00 +0800562 u32 reg, periph1, periph2;
Fabio Estevam6633e3f2014-07-09 16:13:29 -0300563
Peng Fan81224c42017-08-08 16:21:35 +0800564 if (is_mx6sx() || is_mx6ul() || is_mx6ull() || is_mx6sll())
Fabio Estevam6633e3f2014-07-09 16:13:29 -0300565 return;
566
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700567 /* Due to hardware limitation, on MX6Q we need to gate/ungate all PFDs
568 * to make sure PFD is working right, otherwise, PFDs may
569 * not output clock after reset, MX6DL and MX6SL have added 396M pfd
570 * workaround in ROM code, as bus clock need it
571 */
572
573 mask480 = ANATOP_PFD_CLKGATE_MASK(0) |
574 ANATOP_PFD_CLKGATE_MASK(1) |
575 ANATOP_PFD_CLKGATE_MASK(2) |
576 ANATOP_PFD_CLKGATE_MASK(3);
Ye.Li29876872014-09-09 10:17:00 +0800577 mask528 = ANATOP_PFD_CLKGATE_MASK(1) |
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700578 ANATOP_PFD_CLKGATE_MASK(3);
579
Ye.Li29876872014-09-09 10:17:00 +0800580 reg = readl(&ccm->cbcmr);
581 periph2 = ((reg & MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK)
582 >> MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET);
583 periph1 = ((reg & MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
584 >> MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET);
585
586 /* Checking if PLL2 PFD0 or PLL2 PFD2 is using for periph clock */
587 if ((periph2 != 0x2) && (periph1 != 0x2))
588 mask528 |= ANATOP_PFD_CLKGATE_MASK(0);
589
590 if ((periph2 != 0x1) && (periph1 != 0x1) &&
591 (periph2 != 0x3) && (periph1 != 0x3))
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700592 mask528 |= ANATOP_PFD_CLKGATE_MASK(2);
Ye.Li29876872014-09-09 10:17:00 +0800593
Eric Nelson2c37d3b2013-08-29 12:41:46 -0700594 writel(mask480, &anatop->pfd_480_set);
595 writel(mask528, &anatop->pfd_528_set);
596 writel(mask480, &anatop->pfd_480_clr);
597 writel(mask528, &anatop->pfd_528_clr);
Stephen Warren57ab23f2013-02-26 12:28:29 +0000598}
Pardeep Kumar Singlac1fa1302013-07-25 12:12:13 -0500599
600#ifdef CONFIG_IMX_HDMI
601void imx_enable_hdmi_phy(void)
602{
603 struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
604 u8 reg;
605 reg = readb(&hdmi->phy_conf0);
606 reg |= HDMI_PHY_CONF0_PDZ_MASK;
607 writeb(reg, &hdmi->phy_conf0);
608 udelay(3000);
609 reg |= HDMI_PHY_CONF0_ENTMDS_MASK;
610 writeb(reg, &hdmi->phy_conf0);
611 udelay(3000);
612 reg |= HDMI_PHY_CONF0_GEN2_TXPWRON_MASK;
613 writeb(reg, &hdmi->phy_conf0);
614 writeb(HDMI_MC_PHYRSTZ_ASSERT, &hdmi->mc_phyrstz);
615}
616
617void imx_setup_hdmi(void)
618{
619 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
620 struct hdmi_regs *hdmi = (struct hdmi_regs *)HDMI_ARB_BASE_ADDR;
Peng Fan95ae6122016-03-09 16:07:23 +0800621 int reg, count;
622 u8 val;
Pardeep Kumar Singlac1fa1302013-07-25 12:12:13 -0500623
624 /* Turn on HDMI PHY clock */
625 reg = readl(&mxc_ccm->CCGR2);
626 reg |= MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK|
627 MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK;
628 writel(reg, &mxc_ccm->CCGR2);
629 writeb(HDMI_MC_PHYRSTZ_DEASSERT, &hdmi->mc_phyrstz);
630 reg = readl(&mxc_ccm->chsccdr);
631 reg &= ~(MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK|
632 MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK|
633 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK);
634 reg |= (CHSCCDR_PODF_DIVIDE_BY_3
635 << MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET)
636 |(CHSCCDR_IPU_PRE_CLK_540M_PFD
637 << MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET);
638 writel(reg, &mxc_ccm->chsccdr);
Peng Fan95ae6122016-03-09 16:07:23 +0800639
640 /* Clear the overflow condition */
641 if (readb(&hdmi->ih_fc_stat2) & HDMI_IH_FC_STAT2_OVERFLOW_MASK) {
642 /* TMDS software reset */
643 writeb((u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, &hdmi->mc_swrstz);
644 val = readb(&hdmi->fc_invidconf);
645 /* Need minimum 3 times to write to clear the register */
646 for (count = 0 ; count < 5 ; count++)
647 writeb(val, &hdmi->fc_invidconf);
648 }
Pardeep Kumar Singlac1fa1302013-07-25 12:12:13 -0500649}
650#endif
Peng Fanfb3a3b72016-01-28 16:55:05 +0800651
Breno Limaf22b1092017-08-24 10:00:16 -0300652void gpr_init(void)
653{
654 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
655
656 /* enable AXI cache for VDOA/VPU/IPU */
657 writel(0xF00000CF, &iomux->gpr[4]);
658 if (is_mx6dqp()) {
659 /* set IPU AXI-id1 Qos=0x1 AXI-id0/2/3 Qos=0x7 */
660 writel(0x77177717, &iomux->gpr[6]);
661 writel(0x77177717, &iomux->gpr[7]);
662 } else {
663 /* set IPU AXI-id0 Qos=0xf(bypass) AXI-id1 Qos=0x7 */
664 writel(0x007F007F, &iomux->gpr[6]);
665 writel(0x007F007F, &iomux->gpr[7]);
666 }
667}