blob: 9bf7770d3ab2c9c9343f1db7235932941914198f [file] [log] [blame]
wdenkec432742004-06-09 21:04:48 +00001/*
2 * (C) Copyright 2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 */
28
29/* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
30 * U-BOOT port on RPXlite board
31 */
32
33/*
34 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
35 * U-BOOT port on RPXlite DW version board--RPXlite_DW
36 * June 8 ,2004
37 */
38
39#ifndef __CONFIG_H
40#define __CONFIG_H
41
42/*
43 * High Level Configuration Options
44 * (easy to change)
45 */
46
47/* #define DEBUG 1 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +010048/* #define DEPLOYMENT 1 */
wdenkec432742004-06-09 21:04:48 +000049
50#undef CONFIG_MPC860
51#define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
52#define CONFIG_RPXLITE 1 /* RPXlite DW version board */
53
54#ifdef CONFIG_LCD /* with LCD controller ? */
55#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
56#endif
57
58#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
59#undef CONFIG_8xx_CONS_SMC2
60#undef CONFIG_8xx_CONS_NONE
61#define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
62
wdenk91a4f362005-01-09 23:33:49 +000063#ifdef DEBUG
Wolfgang Denk315b46a2006-03-17 11:42:53 +010064#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
wdenkec432742004-06-09 21:04:48 +000065#else
Wolfgang Denk315b46a2006-03-17 11:42:53 +010066#define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
wdenk91a4f362005-01-09 23:33:49 +000067
68#ifdef DEPLOYMENT
Wolfgang Denk315b46a2006-03-17 11:42:53 +010069#define CONFIG_BOOT_RETRY_TIME -1
wdenk91a4f362005-01-09 23:33:49 +000070#define CONFIG_AUTOBOOT_KEYED
Wolfgang Denk315b46a2006-03-17 11:42:53 +010071#define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds (stop with 'st')...\n"
72#define CONFIG_AUTOBOOT_STOP_STR "st"
wdenk91a4f362005-01-09 23:33:49 +000073#define CONFIG_ZERO_BOOTDELAY_CHECK
Wolfgang Denk315b46a2006-03-17 11:42:53 +010074#define CONFIG_RESET_TO_RETRY 1
75#define CONFIG_BOOT_RETRY_MIN 1
wdenk525d7b62005-01-22 18:13:04 +000076#endif /* DEPLOYMENT */
77#endif /* DEBUG */
wdenkec432742004-06-09 21:04:48 +000078
wdenk91a4f362005-01-09 23:33:49 +000079/* pre-boot commands */
Wolfgang Denk315b46a2006-03-17 11:42:53 +010080#define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
wdenk91a4f362005-01-09 23:33:49 +000081
wdenkec432742004-06-09 21:04:48 +000082#undef CONFIG_BOOTARGS
83#define CONFIG_EXTRA_ENV_SETTINGS \
84 "netdev=eth0\0" \
wdenk91a4f362005-01-09 23:33:49 +000085 "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010086 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
wdenk91a4f362005-01-09 23:33:49 +000087 "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010088 "addip=setenv bootargs ${bootargs} " \
89 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
90 ":${hostname}:${netdev}:off panic=1\0" \
wdenkec432742004-06-09 21:04:48 +000091 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010092 "bootm ${kernel_addr}\0" \
wdenkec432742004-06-09 21:04:48 +000093 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010094 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
95 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenkec432742004-06-09 21:04:48 +000096 "gatewayip=172.16.115.254\0" \
97 "netmask=255.255.255.0\0" \
wdenk91a4f362005-01-09 23:33:49 +000098 "kernel_addr=ff040000\0" \
99 "ramdisk_addr=ff200000\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100100 "ku=era ${kernel_addr} ff1fffff;cp.b 100000 ${kernel_addr} " \
101 "${filesize};md ${kernel_addr};" \
wdenk91a4f362005-01-09 23:33:49 +0000102 "echo kernel updating finished\0" \
103 "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100104 "${filesize};md ff000000;" \
wdenk91a4f362005-01-09 23:33:49 +0000105 "echo u-boot updating finished\0" \
106 "eu=protect off 1:6;era 1:6;reset\0" \
107 "lcd=setenv stdout lcd;setenv stdin lcd\0" \
108 "ser=setenv stdout serial;setenv stdin serial\0" \
109 "verify=no"
wdenk2e405bf2005-01-10 00:01:04 +0000110
wdenkec432742004-06-09 21:04:48 +0000111#define CONFIG_BOOTCOMMAND "run flash_self"
112
113#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
114#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
115#undef CONFIG_WATCHDOG /* watchdog disabled */
116#undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
117
118#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
119
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100120#if 1 /* Enable this stuff could make image enlarge about 25KB. Mask it if you
121 don't want the advanced function */
Wolfgang Denkce09b472006-03-12 16:57:35 +0100122
Jon Loeliger573b6232007-07-08 15:12:40 -0500123
124/*
125 * Command line configuration.
126 */
127#include <config_cmd_default.h>
128
129#define CONFIG_CMD_ASKENV
130#define CONFIG_CMD_JFFS2
131#define CONFIG_CMD_PING
132#define CONFIG_CMD_ELF
133#define CONFIG_CMD_REGINFO
134#define CONFIG_CMD_DHCP
135
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100136#ifdef CONFIG_SPLASH_SCREEN
Jon Loeliger573b6232007-07-08 15:12:40 -0500137#define CONFIG_CMD_BMP
138#endif
139
Wolfgang Denkce09b472006-03-12 16:57:35 +0100140
141/* test-only */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100142#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
143#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
Wolfgang Denkce09b472006-03-12 16:57:35 +0100144
145#define CONFIG_NETCONSOLE
146
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100147#endif /* 1 */
Wolfgang Denkce09b472006-03-12 16:57:35 +0100148
wdenkec432742004-06-09 21:04:48 +0000149/*
150 * Miscellaneous configurable options
151 */
152#define CFG_LONGHELP /* undef to save memory */
153#define CFG_PROMPT "u-boot>" /* Monitor Command Prompt */
154
Jon Loeliger573b6232007-07-08 15:12:40 -0500155#if defined(CONFIG_CMD_KGDB)
wdenkec432742004-06-09 21:04:48 +0000156#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
157#else
158#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
159#endif
wdenk525d7b62005-01-22 18:13:04 +0000160
wdenkec432742004-06-09 21:04:48 +0000161#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
162#define CFG_MAXARGS 16 /* max number of command args */
163#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
164
165#define CFG_MEMTEST_START 0x0040000 /* memtest works on */
166#define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
167#define CFG_LOAD_ADDR 0x100000 /* default load address */
168
169#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
170#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
171
172/*
173 * Low Level Configuration Settings
174 * (address mappings, register initial values, etc.)
175 * You should know what you are doing if you make changes here.
176 */
177/*-----------------------------------------------------------------------
178 * Internal Memory Mapped Register
179 */
180#define CFG_IMMR 0xFA200000
181
182/*-----------------------------------------------------------------------
183 * Definitions for initial stack pointer and data area (in DPRAM)
184 */
185#define CFG_INIT_RAM_ADDR CFG_IMMR
186#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
187#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
188#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
189#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
190
191/*-----------------------------------------------------------------------
192 * Start addresses for the final memory configuration
193 * (Set up by the startup code)
194 * Please note that CFG_SDRAM_BASE _must_ start at 0
195 */
196#define CFG_SDRAM_BASE 0x00000000
197#define CFG_FLASH_BASE 0xFF000000
198
Jon Loeliger573b6232007-07-08 15:12:40 -0500199#if defined(DEBUG) || defined(CONFIG_CMD_IDE)
wdenkec432742004-06-09 21:04:48 +0000200#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
201#else
202#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
203#endif
wdenk525d7b62005-01-22 18:13:04 +0000204
wdenkec432742004-06-09 21:04:48 +0000205#define CFG_MONITOR_BASE 0xFF000000
206#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
207
208/*
209 * For booting Linux, the board info and command line data
210 * have to be in the first 8 MB of memory, since this is
211 * the maximum mapped by the Linux kernel during initialization.
212 */
213#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
214
215/*-----------------------------------------------------------------------
216 * FLASH organization
217 */
218#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
219#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
220#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
221#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
222
223#ifdef CFG_ENV_IS_IN_NVRAM
224#define CFG_ENV_ADDR 0xFA000100
225#define CFG_ENV_SIZE 0x1000
226#else
227#define CFG_ENV_IS_IN_FLASH
228#define CFG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
229#define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
wdenk525d7b62005-01-22 18:13:04 +0000230#endif /* CFG_ENV_IS_IN_NVRAM */
wdenk2e405bf2005-01-10 00:01:04 +0000231
wdenkfb30b4c2004-10-09 22:44:59 +0000232#define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
233
wdenkec432742004-06-09 21:04:48 +0000234/*-----------------------------------------------------------------------
235 * Cache Configuration
236 */
237#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500238#if defined(CONFIG_CMD_KGDB)
wdenkec432742004-06-09 21:04:48 +0000239#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
240#endif
241
242/*-----------------------------------------------------------------------
243 * SYPCR - System Protection Control 32-bit 12-35
244 * SYPCR can only be written once after reset!
245 *-----------------------------------------------------------------------
246 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
247 */
248#if defined(CONFIG_WATCHDOG)
249#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
250 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
251#else
252#define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
253#endif /* We can get SYPCR: 0xFFFF0689. */
254
255/*-----------------------------------------------------------------------
256 * SIUMCR - SIU Module Configuration 32-bit 12-30
257 *-----------------------------------------------------------------------
258 * PCMCIA config., multi-function pin tri-state
259 */
260#define CFG_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
261
262/*---------------------------------------------------------------------
263 * TBSCR - Time Base Status and Control 16-bit 12-16
264 *---------------------------------------------------------------------
265 * Clear Reference Interrupt Status, Timebase freezing enabled
266 */
267#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
268/* TBSCR: 0x00C3 [SAM] */
269
270/*-----------------------------------------------------------------------
271 * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
272 *-----------------------------------------------------------------------
273 * [RTC enabled but not stopped on FRZ]
274 */
275#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
276
277/*-----------------------------------------------------------------------
278 * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
279 *-----------------------------------------------------------------------
280 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
281 * [Periodic timer enabled,Periodic timer interrupt disable. ]
282 */
283#define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
284
285/*-----------------------------------------------------------------------
286 * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
287 *-----------------------------------------------------------------------
288 * Reset PLL lock status sticky bit, timer expired status bit and timer
289 * interrupt status bit
290 */
291/* up to 64 MHz we use a 1:2 clock */
292#if defined(RPXlite_64MHz)
293#define CFG_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
294#else
295#define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
296#endif
297
298/*-----------------------------------------------------------------------
299 * SCCR - System Clock and reset Control Register 5-3
300 *-----------------------------------------------------------------------
301 * Set clock output, timebase and RTC source and divider,
302 * power management and some other internal clocks
303 */
304#define SCCR_MASK SCCR_EBDF00
wdenkfb30b4c2004-10-09 22:44:59 +0000305/* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
306#if defined(RPXlite_64MHz)
wdenkec432742004-06-09 21:04:48 +0000307#define CFG_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
wdenk91a4f362005-01-09 23:33:49 +0000308#else
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100309#define CFG_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
wdenk91a4f362005-01-09 23:33:49 +0000310#endif
wdenkec432742004-06-09 21:04:48 +0000311
wdenkec432742004-06-09 21:04:48 +0000312/*-----------------------------------------------------------------------
313 * PCMCIA stuff
314 *-----------------------------------------------------------------------
315 */
316#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
317#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
318#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
319#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
320#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
321#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
322#define CFG_PCMCIA_IO_ADDR (0xEC000000)
323#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
324
325/*-----------------------------------------------------------------------
326 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
327 *-----------------------------------------------------------------------
328 */
329#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
330
331#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
332#undef CONFIG_IDE_LED /* LED for ide not supported */
333#undef CONFIG_IDE_RESET /* reset for ide not supported */
334
335#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
336#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
337
338#define CFG_ATA_IDE0_OFFSET 0x0000
339#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
340
341/* Offset for data I/O */
342#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
343
344/* Offset for normal register accesses */
345#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
346
347/* Offset for alternate registers */
348#define CFG_ATA_ALT_OFFSET 0x0100
349
350#define CFG_DER 0
351
352/*
353 * Init Memory Controller:
354 *
355 * BR0 and OR0 (FLASH)
356 */
357#define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
358#define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
359
360/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
361#define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
362#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
363#define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
364
365/*
366 * BR1 and OR1 (SDRAM)
367 *
368 */
369#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
370#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
371
372/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
373#define CFG_OR_TIMING_SDRAM 0x00000E00
374#define CFG_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
375#define CFG_OR1_PRELIM ( CFG_OR_AM_SDRAM | CFG_OR_TIMING_SDRAM )
376#define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
377
378/* RPXlite mem setting */
379#define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
380#define CFG_OR3_PRELIM 0xFF7F8900
381#define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
382#define CFG_OR4_PRELIM 0xFFFE0040
383
384/*
385 * Memory Periodic Timer Prescaler
386 */
387/* periodic timer for refresh */
388#if defined(RPXlite_64MHz)
389#define CFG_MAMR_PTA 32
390#else
391#define CFG_MAMR_PTA 20
392#endif
393
394/*
395 * Refresh clock Prescalar
396 */
397#define CFG_MPTPR MPTPR_PTP_DIV2
398
399/*
400 * MAMR settings for SDRAM
401 */
402
403/* 9 column SDRAM */
404#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
405 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
406/* CFG_MAMR_9COL:0x20904000 @ 64MHz */
407
408/*
409 * Internal Definitions
410 *
411 * Boot Flags
412 */
413#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
414#define BOOTFLAG_WARM 0x02 /* Software reboot */
415
416/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
417/* Configuration variable added by yooth. */
418/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
419/*
420 * BCSRx
421 *
422 * Board Status and Control Registers
423 *
424 */
425#define BCSR0 0xFA400000
426#define BCSR1 0xFA400001
427#define BCSR2 0xFA400002
428#define BCSR3 0xFA400003
429
430#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
431#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
432#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
433#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
434#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
435#define BCSR0_COLTEST 0x20
436#define BCSR0_ETHLPBK 0x40
437#define BCSR0_ETHEN 0x80
438
439#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
440#define BCSR1_PCVCTL6 0x02
441#define BCSR1_PCVCTL5 0x04
442#define BCSR1_PCVCTL4 0x08
443#define BCSR1_IPB5SEL 0x10
444
445#define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
446#define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
447
448#define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
449#define BCSR2_ENBRG1 0x04 /* Added by SAM. */
450
451#define BCSR2_ENPA5HDR 0x08 /* USB Control */
452#define BCSR2_ENUSBCLK 0x10
453#define BCSR2_USBPWREN 0x20
454#define BCSR2_USBSPD 0x40
455#define BCSR2_USBSUSP 0x80
456
457#define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
458#define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
459#define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
460#define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
461
462#define BCSR3_D27 0x10 /* Dip Switch settings */
463#define BCSR3_D26 0x20
464#define BCSR3_D25 0x40
465#define BCSR3_D24 0x80
466
467/*
468 * Environment setting
469 */
470#define CONFIG_ETHADDR 00:10:EC:00:37:5B
471#define CONFIG_IPADDR 172.16.115.7
472#define CONFIG_SERVERIP 172.16.115.6
473#define CONFIG_ROOTPATH /workspace/myfilesystem/target/
474#define CONFIG_BOOTFILE uImage.rpxusb
Wolfgang Denkce09b472006-03-12 16:57:35 +0100475#define CONFIG_HOSTNAME LITE_H1_DW
wdenkec432742004-06-09 21:04:48 +0000476
477#endif /* __CONFIG_H */