blob: 9997c9b017831367ecb9fa70e30a9090e6352970 [file] [log] [blame]
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +09001/*
2 * Configuation settings for the Hitachi Solution Engine 7722
3 *
4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __MS7722SE_H
26#define __MS7722SE_H
27
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090028#define CONFIG_SH 1
29#define CONFIG_SH4 1
30#define CONFIG_CPU_SH7722 1
31#define CONFIG_MS7722SE 1
32
33#define CONFIG_CMD_FLASH
34#define CONFIG_CMD_NET
35#define CONFIG_CMD_PING
36#define CONFIG_CMD_DFL
37#define CONFIG_CMD_SDRAM
38#define CONFIG_CMD_ENV
39
40#define CONFIG_BAUDRATE 115200
41#define CONFIG_BOOTDELAY 3
Wolfgang Denka1be4762008-05-20 16:00:29 +020042#define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01"
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090043
44#define CONFIG_VERSION_VARIABLE
45#undef CONFIG_SHOW_BOOT_PROGRESS
46
47/* SMC9111 */
48#define CONFIG_DRIVER_SMC91111
49#define CONFIG_SMC91111_BASE (0xB8000000)
50
51/* MEMORY */
52#define MS7722SE_SDRAM_BASE (0x8C000000)
53#define MS7722SE_FLASH_BASE_1 (0xA0000000)
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090054#define MS7722SE_FLASH_BANK_SIZE (8*1024 * 1024)
55
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_LONGHELP /* undef to save memory */
57#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
58#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
59#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
60#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
61#define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */
62#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090063
64/* SCIF */
Jean-Christophe PLAGNIOL-VILLARD6ce9ea62008-08-13 01:40:38 +020065#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090066#define CONFIG_CONS_SCIF0 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#undef CONFIG_SYS_CONSOLE_INFO_QUIET /* Suppress display of console information at boot */
68#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
69#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090070
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_MEMTEST_START (MS7722SE_SDRAM_BASE)
72#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090073
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#undef CONFIG_SYS_ALT_MEMTEST /* Enable alternate, more extensive, memory test */
75#undef CONFIG_SYS_MEMTEST_SCRATCH /* Scratch address used by the alternate memory test */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090076
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* Enable temporary baudrate change while serial download */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_SDRAM_BASE (MS7722SE_SDRAM_BASE)
80#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) /* maybe more, but if so u-boot doesn't know about it... */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024) /* default load address for scripts ?!? */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_MONITOR_BASE (MS7722SE_FLASH_BASE_1) /* Address of u-boot image
Wolfgang Denka1be4762008-05-20 16:00:29 +020085 in Flash (NOT run time address in SDRAM) ?!? */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_MONITOR_LEN (128 * 1024) /* */
87#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */
88#define CONFIG_SYS_GBL_DATA_SIZE (256) /* size in bytes reserved for initial data */
89#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090090
91/* FLASH */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020093#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#undef CONFIG_SYS_FLASH_QUIET_TEST
95#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_FLASH_BASE (MS7722SE_FLASH_BASE_1) /* Physical start address of Flash memory */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +090098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MAX_FLASH_SECT 150 /* Max number of sectors on each
Wolfgang Denka1be4762008-05-20 16:00:29 +0200100 Flash chip */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900101
102/* if you use all NOR Flash , you change dip-switch. Please see MS7722SE01 Manual. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MAX_FLASH_BANKS 2
104#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MS7722SE_FLASH_BANK_SIZE), \
105 CONFIG_SYS_FLASH_BASE + (1 * MS7722SE_FLASH_BANK_SIZE), \
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900106 }
107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) /* Timeout for Flash erase operations (in ms) */
109#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) /* Timeout for Flash write operations (in ms) */
110#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) /* Timeout for Flash set sector lock bit operations (in ms) */
111#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) /* Timeout for Flash clear lock bit operations (in ms) */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#undef CONFIG_SYS_FLASH_PROTECTION /* Use hardware flash sectors protection instead of U-Boot software protection */
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900116
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200117#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900118#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200119#define CONFIG_ENV_SECT_SIZE (8 * 1024)
120#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + (1 * CONFIG_ENV_SECT_SIZE))
122#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200123#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + (2 * CONFIG_ENV_SECT_SIZE))
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900125
126/* Board Clock */
127#define CONFIG_SYS_CLK_FREQ 33333333
Wolfgang Denk0a5c2142007-12-27 01:52:50 +0100128#define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER)
Nobuhiro Iwamatsudabcc0e2007-09-23 02:31:13 +0900130
131#endif /* __MS7722SE_H */