blob: 2875ff20b192954cf27c06523db6a44bbdfa5d6b [file] [log] [blame]
Stelian Pop048bcfb2008-03-26 19:52:30 +01001/*
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +02002 * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_pmc.h]
Stelian Pop048bcfb2008-03-26 19:52:30 +01003 *
4 * Copyright (C) 2005 Ivan Kokshaysky
5 * Copyright (C) SAN People
Jens Scharsig698ad062010-02-03 22:46:01 +01006 * Copyright (C) 2009 Jens Scharsig (js_at_ng@scharsoft.de)
Stelian Pop048bcfb2008-03-26 19:52:30 +01007 *
8 * Power Management Controller (PMC) - System peripherals registers.
9 * Based on AT91RM9200 datasheet revision E.
10 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop048bcfb2008-03-26 19:52:30 +010012 */
13
14#ifndef AT91_PMC_H
15#define AT91_PMC_H
16
Andreas Bießmanne0a501f2013-10-30 15:18:22 +010017#ifdef __ASSEMBLY__
18
Jens Scharsig58aa5632011-02-19 06:17:02 +000019#define AT91_ASM_PMC_MOR (ATMEL_BASE_PMC + 0x20)
20#define AT91_ASM_PMC_PLLAR (ATMEL_BASE_PMC + 0x28)
21#define AT91_ASM_PMC_PLLBR (ATMEL_BASE_PMC + 0x2c)
22#define AT91_ASM_PMC_MCKR (ATMEL_BASE_PMC + 0x30)
23#define AT91_ASM_PMC_SR (ATMEL_BASE_PMC + 0x68)
Jens Scharsig698ad062010-02-03 22:46:01 +010024
Andreas Bießmanne0a501f2013-10-30 15:18:22 +010025#else
Jens Scharsig698ad062010-02-03 22:46:01 +010026
27#include <asm/types.h>
28
29typedef struct at91_pmc {
30 u32 scer; /* 0x00 System Clock Enable Register */
31 u32 scdr; /* 0x04 System Clock Disable Register */
32 u32 scsr; /* 0x08 System Clock Status Register */
33 u32 reserved0;
34 u32 pcer; /* 0x10 Peripheral Clock Enable Register */
35 u32 pcdr; /* 0x14 Peripheral Clock Disable Register */
36 u32 pcsr; /* 0x18 Peripheral Clock Status Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040037 u32 uckr; /* 0x1C UTMI Clock Register */
Jens Scharsig698ad062010-02-03 22:46:01 +010038 u32 mor; /* 0x20 Main Oscilator Register */
39 u32 mcfr; /* 0x24 Main Clock Frequency Register */
40 u32 pllar; /* 0x28 PLL A Register */
41 u32 pllbr; /* 0x2C PLL B Register */
42 u32 mckr; /* 0x30 Master Clock Register */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +040043 u32 reserved1;
44 u32 usb; /* 0x38 USB Clock Register */
45 u32 reserved2;
Jens Scharsig698ad062010-02-03 22:46:01 +010046 u32 pck[4]; /* 0x40 Programmable Clock Register 0 - 3 */
47 u32 reserved3[4];
48 u32 ier; /* 0x60 Interrupt Enable Register */
49 u32 idr; /* 0x64 Interrupt Disable Register */
50 u32 sr; /* 0x68 Status Register */
51 u32 imr; /* 0x6C Interrupt Mask Register */
52 u32 reserved4[4];
53 u32 pllicpr; /* 0x80 Change Pump Current Register (SAM9) */
Wenyou Yange8b98b12016-02-03 10:16:47 +080054 u32 reserved5[24];
Jens Scharsig698ad062010-02-03 22:46:01 +010055 u32 wpmr; /* 0xE4 Write Protect Mode Register (CAP0) */
56 u32 wpsr; /* 0xE8 Write Protect Status Register (CAP0) */
Wenyou Yange8b98b12016-02-03 10:16:47 +080057 u32 reserved6[5];
Bo Shen0b15c112013-05-12 22:40:52 +000058 u32 pcer1; /* 0x100 Periperial Clock Enable Register 1 */
59 u32 pcdr1; /* 0x104 Periperial Clock Disable Register 1 */
60 u32 pcsr1; /* 0x108 Periperial Clock Status Register 1 */
61 u32 pcr; /* 0x10c Periperial Control Register */
62 u32 ocr; /* 0x110 Oscillator Calibration Register */
Jens Scharsig698ad062010-02-03 22:46:01 +010063} at91_pmc_t;
64
65#endif /* end not assembly */
66
67#define AT91_PMC_MOR_MOSCEN 0x01
68#define AT91_PMC_MOR_OSCBYPASS 0x02
Bo Shen699d3f72014-03-19 14:48:44 +080069#define AT91_PMC_MOR_MOSCRCEN 0x08
Marek Vasutc7cbf222016-05-14 23:43:19 +020070#define AT91_PMC_MOR_OSCOUNT(x) (((x) & 0xff) << 8)
71#define AT91_PMC_MOR_KEY(x) (((x) & 0xff) << 16)
Bo Shen699d3f72014-03-19 14:48:44 +080072#define AT91_PMC_MOR_MOSCSEL (1 << 24)
Jens Scharsig698ad062010-02-03 22:46:01 +010073
Marek Vasutc7cbf222016-05-14 23:43:19 +020074#define AT91_PMC_PLLXR_DIV(x) ((x) & 0xFF)
75#define AT91_PMC_PLLXR_PLLCOUNT(x) (((x) & 0x3F) << 8)
76#define AT91_PMC_PLLXR_OUT(x) (((x) & 0x03) << 14)
Wenyou Yangc64a75a2015-10-30 09:55:52 +080077#if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \
78 defined(CONFIG_SAMA5D4)
Marek Vasutc7cbf222016-05-14 23:43:19 +020079#define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7F) << 18)
Bo Shen9d508b52013-11-15 11:12:35 +080080#else
Marek Vasutc7cbf222016-05-14 23:43:19 +020081#define AT91_PMC_PLLXR_MUL(x) (((x) & 0x7FF) << 16)
Bo Shen9d508b52013-11-15 11:12:35 +080082#endif
Jens Scharsig698ad062010-02-03 22:46:01 +010083#define AT91_PMC_PLLAR_29 0x20000000
84#define AT91_PMC_PLLBR_USBDIV_1 0x00000000
85#define AT91_PMC_PLLBR_USBDIV_2 0x10000000
86#define AT91_PMC_PLLBR_USBDIV_4 0x20000000
87
Jens Scharsige3542352010-02-14 12:20:43 +010088#define AT91_PMC_MCFR_MAINRDY 0x00010000
89#define AT91_PMC_MCFR_MAINF_MASK 0x0000FFFF
90
Jens Scharsig698ad062010-02-03 22:46:01 +010091#define AT91_PMC_MCKR_CSS_SLOW 0x00000000
92#define AT91_PMC_MCKR_CSS_MAIN 0x00000001
93#define AT91_PMC_MCKR_CSS_PLLA 0x00000002
94#define AT91_PMC_MCKR_CSS_PLLB 0x00000003
95#define AT91_PMC_MCKR_CSS_MASK 0x00000003
96
Wenyou Yangc64a75a2015-10-30 09:55:52 +080097#if defined(CONFIG_SAMA5D2) || defined(CONFIG_SAMA5D3) || \
98 defined(CONFIG_SAMA5D4) || \
Bo Shen9c709392015-03-27 14:23:36 +080099 defined(CONFIG_AT91SAM9X5) || defined(CONFIG_AT91SAM9N12)
Bo Shen0b15c112013-05-12 22:40:52 +0000100#define AT91_PMC_MCKR_PRES_1 0x00000000
101#define AT91_PMC_MCKR_PRES_2 0x00000010
102#define AT91_PMC_MCKR_PRES_4 0x00000020
103#define AT91_PMC_MCKR_PRES_8 0x00000030
104#define AT91_PMC_MCKR_PRES_16 0x00000040
105#define AT91_PMC_MCKR_PRES_32 0x00000050
106#define AT91_PMC_MCKR_PRES_64 0x00000060
107#define AT91_PMC_MCKR_PRES_MASK 0x00000070
108#else
Jens Scharsig698ad062010-02-03 22:46:01 +0100109#define AT91_PMC_MCKR_PRES_1 0x00000000
110#define AT91_PMC_MCKR_PRES_2 0x00000004
111#define AT91_PMC_MCKR_PRES_4 0x00000008
112#define AT91_PMC_MCKR_PRES_8 0x0000000C
113#define AT91_PMC_MCKR_PRES_16 0x00000010
114#define AT91_PMC_MCKR_PRES_32 0x00000014
115#define AT91_PMC_MCKR_PRES_64 0x00000018
116#define AT91_PMC_MCKR_PRES_MASK 0x0000001C
Bo Shen0b15c112013-05-12 22:40:52 +0000117#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100118
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000119#ifdef CONFIG_AT91RM9200
Jens Scharsig698ad062010-02-03 22:46:01 +0100120#define AT91_PMC_MCKR_MDIV_1 0x00000000
121#define AT91_PMC_MCKR_MDIV_2 0x00000100
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000122#define AT91_PMC_MCKR_MDIV_3 0x00000200
123#define AT91_PMC_MCKR_MDIV_4 0x00000300
124#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
125#else
126#define AT91_PMC_MCKR_MDIV_1 0x00000000
127#define AT91_PMC_MCKR_MDIV_2 0x00000100
Bo Shen0b15c112013-05-12 22:40:52 +0000128#define AT91_PMC_MCKR_MDIV_3 0x00000300
Jens Scharsig698ad062010-02-03 22:46:01 +0100129#define AT91_PMC_MCKR_MDIV_4 0x00000200
130#define AT91_PMC_MCKR_MDIV_MASK 0x00000300
clagix@gmail.com34fb6a62010-12-06 08:03:37 +0000131#endif
Jens Scharsig698ad062010-02-03 22:46:01 +0100132
Heiko Schocherf1e3a8c2014-10-31 08:31:04 +0100133#define AT91_PMC_MCKR_PLLADIV_MASK 0x00003000
Bo Shen52e45c92013-11-15 11:12:34 +0800134#define AT91_PMC_MCKR_PLLADIV_1 0x00000000
135#define AT91_PMC_MCKR_PLLADIV_2 0x00001000
Jens Scharsig698ad062010-02-03 22:46:01 +0100136
Bo Shen58645902014-11-10 15:24:02 +0800137#define AT91_PMC_MCKR_H32MXDIV 0x01000000
138
Jens Scharsig698ad062010-02-03 22:46:01 +0100139#define AT91_PMC_IXR_MOSCS 0x00000001
140#define AT91_PMC_IXR_LOCKA 0x00000002
141#define AT91_PMC_IXR_LOCKB 0x00000004
142#define AT91_PMC_IXR_MCKRDY 0x00000008
143#define AT91_PMC_IXR_LOCKU 0x00000040
144#define AT91_PMC_IXR_PCKRDY0 0x00000100
145#define AT91_PMC_IXR_PCKRDY1 0x00000200
146#define AT91_PMC_IXR_PCKRDY2 0x00000400
147#define AT91_PMC_IXR_PCKRDY3 0x00000800
Bo Shen699d3f72014-03-19 14:48:44 +0800148#define AT91_PMC_IXR_MOSCSELS 0x00010000
Jens Scharsig698ad062010-02-03 22:46:01 +0100149
Bo Shen52e00092014-08-06 17:24:54 +0800150#define AT91_PMC_PCR_PID_MASK (0x3f)
Wenyou Yang522f5a62015-10-30 09:47:02 +0800151#define AT91_PMC_PCR_GCKCSS (0x7 << 8)
Wenyou Yang8c772bd2016-07-20 17:55:12 +0800152#define AT91_PMC_PCR_GCKCSS_MASK 0x07
153#define AT91_PMC_PCR_GCKCSS_OFFSET 8
154#define AT91_PMC_PCR_GCKCSS_(x) ((x & 0x07) << 8)
Wenyou Yang522f5a62015-10-30 09:47:02 +0800155#define AT91_PMC_PCR_GCKCSS_SLOW_CLK (0x0 << 8)
156#define AT91_PMC_PCR_GCKCSS_MAIN_CLK (0x1 << 8)
157#define AT91_PMC_PCR_GCKCSS_PLLA_CLK (0x2 << 8)
158#define AT91_PMC_PCR_GCKCSS_UPLL_CLK (0x3 << 8)
159#define AT91_PMC_PCR_GCKCSS_MCK_CLK (0x4 << 8)
160#define AT91_PMC_PCR_GCKCSS_AUDIO_CLK (0x5 << 8)
Bo Shen52e00092014-08-06 17:24:54 +0800161#define AT91_PMC_PCR_CMD_WRITE (0x1 << 12)
Wenyou Yang522f5a62015-10-30 09:47:02 +0800162#define AT91_PMC_PCR_DIV (0x3 << 16)
163#define AT91_PMC_PCR_GCKDIV (0xff << 20)
Wenyou Yang8c772bd2016-07-20 17:55:12 +0800164#define AT91_PMC_PCR_GCKDIV_MASK 0xff
165#define AT91_PMC_PCR_GCKDIV_OFFSET 20
166#define AT91_PMC_PCR_GCKDIV_(x) ((x & 0xff) << 20)
Bo Shen52e00092014-08-06 17:24:54 +0800167#define AT91_PMC_PCR_EN (0x1 << 28)
Wenyou Yang522f5a62015-10-30 09:47:02 +0800168#define AT91_PMC_PCR_GCKEN (0x1 << 29)
Bo Shen52e00092014-08-06 17:24:54 +0800169
Stelian Pop048bcfb2008-03-26 19:52:30 +0100170#define AT91_PMC_PCK (1 << 0) /* Processor Clock */
171#define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */
Erik van Luijkebaa8002015-08-13 15:43:20 +0200172#define AT91_PMC_DDR (1 << 2) /* DDR Clock */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100173#define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
174#define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */
175#define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100176#define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */
177#define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */
178#define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */
179#define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */
180#define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */
181#define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */
182#define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */
183
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200184#define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */
185#define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */
186#define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */
187#define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI PLL Start-up Time */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100188
Stelian Pop048bcfb2008-03-26 19:52:30 +0100189#define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */
Bo Shen68348652015-01-16 10:55:46 +0800190#define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass [SAM9x] */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100191#define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */
Andreas Bießmanne0a501f2013-10-30 15:18:22 +0100192
Stelian Pop048bcfb2008-03-26 19:52:30 +0100193#define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */
194#define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */
Andreas Bießmanne0a501f2013-10-30 15:18:22 +0100195
Stelian Pop048bcfb2008-03-26 19:52:30 +0100196#define AT91_PMC_DIV (0xff << 0) /* Divider */
197#define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */
198#define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */
199#define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */
200#define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */
201#define AT91_PMC_USBDIV_1 (0 << 28)
202#define AT91_PMC_USBDIV_2 (1 << 28)
203#define AT91_PMC_USBDIV_4 (2 << 28)
204#define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200205#define AT91_PMC_PLLA_WR_ERRATA (1 << 29) /* Bit 29 must always be set to 1 when programming the CKGR_PLLAR register */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100206
Stelian Pop048bcfb2008-03-26 19:52:30 +0100207#define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */
208#define AT91_PMC_CSS_SLOW (0 << 0)
209#define AT91_PMC_CSS_MAIN (1 << 0)
210#define AT91_PMC_CSS_PLLA (2 << 0)
211#define AT91_PMC_CSS_PLLB (3 << 0)
212#define AT91_PMC_PRES (7 << 2) /* Master Clock Prescaler */
213#define AT91_PMC_PRES_1 (0 << 2)
214#define AT91_PMC_PRES_2 (1 << 2)
215#define AT91_PMC_PRES_4 (2 << 2)
216#define AT91_PMC_PRES_8 (3 << 2)
217#define AT91_PMC_PRES_16 (4 << 2)
218#define AT91_PMC_PRES_32 (5 << 2)
219#define AT91_PMC_PRES_64 (6 << 2)
220#define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200221#define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */
222#define AT91RM9200_PMC_MDIV_2 (1 << 8)
223#define AT91RM9200_PMC_MDIV_3 (2 << 8)
224#define AT91RM9200_PMC_MDIV_4 (3 << 8)
Bo Shen68348652015-01-16 10:55:46 +0800225#define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200226#define AT91SAM9_PMC_MDIV_2 (1 << 8)
227#define AT91SAM9_PMC_MDIV_4 (2 << 8)
Sedji Gaouaou538566d2009-07-09 10:16:29 +0200228#define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200229#define AT91SAM9_PMC_MDIV_6 (3 << 8)
230#define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */
231#define AT91_PMC_PDIV_1 (0 << 12)
232#define AT91_PMC_PDIV_2 (1 << 12)
Stelian Pop048bcfb2008-03-26 19:52:30 +0100233
Sergey Matyukevichd25010d2010-06-09 23:09:06 +0400234#define AT91_PMC_USBS_USB_PLLA (0x0) /* USB Clock Input is PLLA */
235#define AT91_PMC_USBS_USB_UPLL (0x1) /* USB Clock Input is UPLL */
Bo Shen8ed87832013-10-21 16:13:59 +0800236#define AT91_PMC_USBS_USB_PLLB (0x1) /* USB Clock Input is PLLB, AT91SAM9N12 only */
237#define AT91_PMC_USB_DIV_2 (0x1 << 8) /* USB Clock divided by 2 */
Sergey Matyukevichd25010d2010-06-09 23:09:06 +0400238#define AT91_PMC_USBDIV_8 (0x7 << 8) /* USB Clock divided by 8 */
239#define AT91_PMC_USBDIV_10 (0x9 << 8) /* USB Clock divided by 10 */
240
Stelian Pop048bcfb2008-03-26 19:52:30 +0100241#define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */
242#define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */
243#define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */
244#define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */
Bo Shen68348652015-01-16 10:55:46 +0800245#define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock */
Stelian Pop048bcfb2008-03-26 19:52:30 +0100246#define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */
247#define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */
248#define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */
249#define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */
Wenyou Yang8c772bd2016-07-20 17:55:12 +0800250#define AT91_PMC_MOSCSELS BIT(16) /* Main Oscillator Selection Status */
251#define AT91_PMC_MOSCRCS BIT(17) /* 12 MHz RC Oscillator Status */
Wenyou Yang522f5a62015-10-30 09:47:02 +0800252#define AT91_PMC_GCKRDY (1 << 24)
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200253#define AT91_PMC_PROTKEY 0x504d4301 /* Activation Code */
Wenyou Yange6092b52016-02-02 12:46:12 +0800254
255/* PLL Charge Pump Current Register (PMC_PLLICPR) */
256#define AT91_PMC_ICP_PLLA(x) (((x) & 0x3) << 0)
257#define AT91_PMC_IPLL_PLLA(x) (((x) & 0x7) << 8)
258#define AT91_PMC_ICP_PLLU(x) (((x) & 0x3) << 16)
259#define AT91_PMC_IVCO_PLLU(x) (((x) & 0x3) << 24)
260
Stelian Pop048bcfb2008-03-26 19:52:30 +0100261#endif