blob: 92f8111bd42c86446675ff287c935fddf08f1ba7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun667ab1a2012-10-11 07:13:37 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
York Sun667ab1a2012-10-11 07:13:37 +00004 */
5
6/*
7 * Corenet DS style board configuration file
8 */
York Sun9b85a482013-06-27 10:48:29 -07009#ifndef __T4QDS_H
10#define __T4QDS_H
Liu Gang50082f02013-05-07 16:30:50 +080011
York Sun667ab1a2012-10-11 07:13:37 +000012/* High Level Configuration Options */
York Sun667ab1a2012-10-11 07:13:37 +000013#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
York Sun667ab1a2012-10-11 07:13:37 +000014
York Sun667ab1a2012-10-11 07:13:37 +000015#ifndef CONFIG_RESET_VECTOR_ADDRESS
16#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
17#endif
18
19#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080020#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040021#define CONFIG_PCIE1 /* PCIE controller 1 */
22#define CONFIG_PCIE2 /* PCIE controller 2 */
23#define CONFIG_PCIE3 /* PCIE controller 3 */
York Sun667ab1a2012-10-11 07:13:37 +000024#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
25#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
26
27#define CONFIG_SYS_SRIO
28#define CONFIG_SRIO1 /* SRIO port 1 */
29#define CONFIG_SRIO2 /* SRIO port 2 */
30
York Sun667ab1a2012-10-11 07:13:37 +000031#define CONFIG_ENV_OVERWRITE
32
York Sun667ab1a2012-10-11 07:13:37 +000033/*
34 * These can be toggled for performance analysis, otherwise use default.
35 */
36#define CONFIG_SYS_CACHE_STASHING
37#define CONFIG_BTB /* toggle branch predition */
York Sun667ab1a2012-10-11 07:13:37 +000038#ifdef CONFIG_DDR_ECC
39#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
40#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
41#endif
42
43#define CONFIG_ENABLE_36BIT_PHYS
44
York Sun667ab1a2012-10-11 07:13:37 +000045#define CONFIG_ADDR_MAP
46#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
York Sun667ab1a2012-10-11 07:13:37 +000047
York Sun667ab1a2012-10-11 07:13:37 +000048#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
49#define CONFIG_SYS_MEMTEST_END 0x00400000
York Sun667ab1a2012-10-11 07:13:37 +000050
51/*
52 * Config the L3 Cache as L3 SRAM
53 */
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080054#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
55#define CONFIG_SYS_L3_SIZE (512 << 10)
56#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
57#ifdef CONFIG_RAMBOOT_PBL
58#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
59#endif
60#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
61#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
62#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
63#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
York Sun667ab1a2012-10-11 07:13:37 +000064
York Sun667ab1a2012-10-11 07:13:37 +000065#define CONFIG_SYS_DCSRBAR 0xf0000000
66#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
York Sun667ab1a2012-10-11 07:13:37 +000067
York Sun667ab1a2012-10-11 07:13:37 +000068/*
69 * DDR Setup
70 */
71#define CONFIG_VERY_BIG_RAM
72#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
73#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
74
York Sun667ab1a2012-10-11 07:13:37 +000075#define CONFIG_DIMM_SLOTS_PER_CTLR 2
76#define CONFIG_CHIP_SELECTS_PER_CTRL 4
77#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
78
79#define CONFIG_DDR_SPD
York Sun667ab1a2012-10-11 07:13:37 +000080
York Sun667ab1a2012-10-11 07:13:37 +000081/*
82 * IFC Definitions
83 */
84#define CONFIG_SYS_FLASH_BASE 0xe0000000
York Sun667ab1a2012-10-11 07:13:37 +000085#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
York Sun667ab1a2012-10-11 07:13:37 +000086
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080087#ifdef CONFIG_SPL_BUILD
88#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
89#else
90#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
91#endif
York Sun667ab1a2012-10-11 07:13:37 +000092
York Sun667ab1a2012-10-11 07:13:37 +000093#define CONFIG_MISC_INIT_R
94
95#define CONFIG_HWCONFIG
96
97/* define to use L1 as initial stack */
98#define CONFIG_L1_INIT_RAM
99#define CONFIG_SYS_INIT_RAM_LOCK
100#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
York Sun667ab1a2012-10-11 07:13:37 +0000101#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700102#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
York Sun667ab1a2012-10-11 07:13:37 +0000103/* The assembler doesn't like typecast */
104#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
105 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
106 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
York Sun667ab1a2012-10-11 07:13:37 +0000107#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
108
109#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
110 GENERATED_GBL_DATA_SIZE)
111#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
112
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530113#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
York Sun667ab1a2012-10-11 07:13:37 +0000114#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
115
116/* Serial Port - controlled on board with jumper J8
117 * open - index 2
118 * shorted - index 1
119 */
York Sun667ab1a2012-10-11 07:13:37 +0000120#define CONFIG_SYS_NS16550_SERIAL
121#define CONFIG_SYS_NS16550_REG_SIZE 1
122#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
123
124#define CONFIG_SYS_BAUDRATE_TABLE \
125 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
126
127#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
128#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
129#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
130#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
131
York Sun667ab1a2012-10-11 07:13:37 +0000132/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200133#define CONFIG_SYS_I2C
134#define CONFIG_SYS_I2C_FSL
Heiko Schocherf2850742012-10-24 13:48:22 +0200135#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
136#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocherf2850742012-10-24 13:48:22 +0200137#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
138#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
139
York Sun667ab1a2012-10-11 07:13:37 +0000140/*
141 * RapidIO
142 */
143#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
York Sun667ab1a2012-10-11 07:13:37 +0000144#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000145#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
146
147#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
York Sun667ab1a2012-10-11 07:13:37 +0000148#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000149#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
150
151/*
York Sun667ab1a2012-10-11 07:13:37 +0000152 * General PCI
153 * Memory space is mapped 1-1, but I/O space must start from 0.
154 */
155
156/* controller 1, direct to uli, tgtid 3, Base address 20000 */
157#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
York Sun667ab1a2012-10-11 07:13:37 +0000158#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
159#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000160#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
161#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
162#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000163#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000164#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
165
166/* controller 2, Slot 2, tgtid 2, Base address 201000 */
167#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
York Sun667ab1a2012-10-11 07:13:37 +0000168#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
169#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000170#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
171#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
172#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000173#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
York Sun667ab1a2012-10-11 07:13:37 +0000174#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
175
176/* controller 3, Slot 1, tgtid 1, Base address 202000 */
177#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
York Sun667ab1a2012-10-11 07:13:37 +0000178#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
179#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
York Sun667ab1a2012-10-11 07:13:37 +0000180#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
181#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
182#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
York Sun667ab1a2012-10-11 07:13:37 +0000183#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
York Sun667ab1a2012-10-11 07:13:37 +0000184#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
185
186/* controller 4, Base address 203000 */
187#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
188#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
189#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
190#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
191#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
192#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
193
York Sun667ab1a2012-10-11 07:13:37 +0000194#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000195#define CONFIG_PCI_INDIRECT_BRIDGE
York Sun667ab1a2012-10-11 07:13:37 +0000196
197#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
York Sun667ab1a2012-10-11 07:13:37 +0000198#endif /* CONFIG_PCI */
199
200/* SATA */
201#ifdef CONFIG_FSL_SATA_V2
York Sun667ab1a2012-10-11 07:13:37 +0000202#define CONFIG_SYS_SATA_MAX_DEVICE 2
203#define CONFIG_SATA1
204#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
205#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
206#define CONFIG_SATA2
207#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
208#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
209
210#define CONFIG_LBA48
York Sun667ab1a2012-10-11 07:13:37 +0000211#endif
212
213#ifdef CONFIG_FMAN_ENET
214#define CONFIG_MII /* MII PHY management */
215#define CONFIG_ETHPRIME "FM1@DTSEC1"
York Sun667ab1a2012-10-11 07:13:37 +0000216#endif
217
218/*
219 * Environment
220 */
221#define CONFIG_LOADS_ECHO /* echo on for serial download */
222#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
223
224/*
225 * Command line configuration.
226 */
York Sun667ab1a2012-10-11 07:13:37 +0000227
York Sun667ab1a2012-10-11 07:13:37 +0000228/*
York Sun667ab1a2012-10-11 07:13:37 +0000229 * Miscellaneous configurable options
230 */
York Sun667ab1a2012-10-11 07:13:37 +0000231#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
York Sun667ab1a2012-10-11 07:13:37 +0000232
233/*
234 * For booting Linux, the board info and command line data
235 * have to be in the first 64 MB of memory, since this is
236 * the maximum mapped by the Linux kernel during initialization.
237 */
238#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
239#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
240
241#ifdef CONFIG_CMD_KGDB
242#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
York Sun667ab1a2012-10-11 07:13:37 +0000243#endif
244
245/*
246 * Environment Configuration
247 */
248#define CONFIG_ROOTPATH "/opt/nfsroot"
249#define CONFIG_BOOTFILE "uImage"
250#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
251
252/* default location for tftp and bootm */
253#define CONFIG_LOADADDR 1000000
254
York Sun667ab1a2012-10-11 07:13:37 +0000255#define CONFIG_HVBOOT \
256 "setenv bootargs config-addr=0x60000000; " \
257 "bootm 0x01000000 - 0x00f00000"
258
York Sun667ab1a2012-10-11 07:13:37 +0000259#endif /* __CONFIG_H */