blob: 53ae961837a485beb8611206a092603767fd458f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li6b63c542020-05-01 20:04:11 +08004 * Copyright 2020 NXP
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08005 */
6
7/*
8 * T1024/T1023 QDS board configuration file
9 */
10
11#ifndef __T1024QDS_H
12#define __T1024QDS_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080016/* High Level Configuration Options */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
20#ifdef CONFIG_PHYS_64BIT
21#define CONFIG_ADDR_MAP 1
22#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
23#endif
24
25#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080026#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080027
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080028#define CONFIG_ENV_OVERWRITE
29
30#define CONFIG_DEEP_SLEEP
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080031
32#ifdef CONFIG_RAMBOOT_PBL
33#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080034#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080035#define CONFIG_SPL_PAD_TO 0x40000
36#define CONFIG_SPL_MAX_SIZE 0x28000
37#define RESET_VECTOR_OFFSET 0x27FFC
38#define BOOT_PAGE_OFFSET 0x27000
39#ifdef CONFIG_SPL_BUILD
40#define CONFIG_SPL_SKIP_RELOCATE
41#define CONFIG_SPL_COMMON_INIT_DDR
42#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080043#endif
44
Miquel Raynald0935362019-10-03 19:50:03 +020045#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080046#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
47#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
48#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
49#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
Zhao Qiang55107dc2016-09-08 12:55:32 +080050#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080051#endif
52
53#ifdef CONFIG_SPIFLASH
54#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080055#define CONFIG_SPL_SPI_FLASH_MINIMAL
56#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
57#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
59#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080060#ifndef CONFIG_SPL_BUILD
61#define CONFIG_SYS_MPC85XX_NO_RESETVEC
62#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080063#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080064#endif
65
66#ifdef CONFIG_SDCARD
67#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080068#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
69#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
70#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
71#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080072#ifndef CONFIG_SPL_BUILD
73#define CONFIG_SYS_MPC85XX_NO_RESETVEC
74#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080075#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080076#endif
77
78#endif /* CONFIG_RAMBOOT_PBL */
79
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080080#ifndef CONFIG_RESET_VECTOR_ADDRESS
81#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
82#endif
83
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080084/* PCIe Boot - Master */
85#define CONFIG_SRIO_PCIE_BOOT_MASTER
86/*
87 * for slave u-boot IMAGE instored in master memory space,
88 * PHYS must be aligned based on the SIZE
89 */
90#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
91#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
92#ifdef CONFIG_PHYS_64BIT
93#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
94#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
95#else
96#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
97#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
98#endif
99/*
100 * for slave UCODE and ENV instored in master memory space,
101 * PHYS must be aligned based on the SIZE
102 */
103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
105#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
106#else
107#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
108#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
109#endif
110#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
111/* slave core release by master*/
112#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
113#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
114
115/* PCIe Boot - Slave */
116#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
117#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
118#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
119 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
120/* Set 1M boot space for PCIe boot */
121#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
122#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
123 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
124#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800125#endif
126
127#if defined(CONFIG_SPIFLASH)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800128#elif defined(CONFIG_SDCARD)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800129#define CONFIG_SYS_MMC_ENV_DEV 0
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800130#endif
131
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800132#ifndef __ASSEMBLY__
133unsigned long get_board_sys_clk(void);
134unsigned long get_board_ddr_clk(void);
135#endif
136
137#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
138#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
139
140/*
141 * These can be toggled for performance analysis, otherwise use default.
142 */
143#define CONFIG_SYS_CACHE_STASHING
144#define CONFIG_BACKSIDE_L2_CACHE
145#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
146#define CONFIG_BTB /* toggle branch predition */
147#define CONFIG_DDR_ECC
148#ifdef CONFIG_DDR_ECC
149#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
150#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
151#endif
152
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800153/*
154 * Config the L3 Cache as L3 SRAM
155 */
156#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
157#define CONFIG_SYS_L3_SIZE (256 << 10)
158#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500159#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800160#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
161#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
162#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800163
164#ifdef CONFIG_PHYS_64BIT
165#define CONFIG_SYS_DCSRBAR 0xf0000000
166#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
167#endif
168
169/* EEPROM */
170#define CONFIG_ID_EEPROM
171#define CONFIG_SYS_I2C_EEPROM_NXID
172#define CONFIG_SYS_EEPROM_BUS_NUM 0
173#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
174#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
175#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
176#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
177
178/*
179 * DDR Setup
180 */
181#define CONFIG_VERY_BIG_RAM
182#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
183#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
184#define CONFIG_DIMM_SLOTS_PER_CTLR 1
185#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
186#define CONFIG_DDR_SPD
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800187
188#define CONFIG_SYS_SPD_BUS_NUM 0
189#define SPD_EEPROM_ADDRESS 0x51
190
191#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
192
193/*
194 * IFC Definitions
195 */
196#define CONFIG_SYS_FLASH_BASE 0xe0000000
197#ifdef CONFIG_PHYS_64BIT
198#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
199#else
200#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
201#endif
202
203#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
204#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
205 + 0x8000000) | \
206 CSPR_PORT_SIZE_16 | \
207 CSPR_MSEL_NOR | \
208 CSPR_V)
209#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
210#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
211 CSPR_PORT_SIZE_16 | \
212 CSPR_MSEL_NOR | \
213 CSPR_V)
214#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
215/* NOR Flash Timing Params */
216#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
217#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
218 FTIM0_NOR_TEADC(0x5) | \
219 FTIM0_NOR_TEAHC(0x5))
220#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
221 FTIM1_NOR_TRAD_NOR(0x1A) |\
222 FTIM1_NOR_TSEQRAD_NOR(0x13))
223#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
224 FTIM2_NOR_TCH(0x4) | \
225 FTIM2_NOR_TWPH(0x0E) | \
226 FTIM2_NOR_TWP(0x1c))
227#define CONFIG_SYS_NOR_FTIM3 0x0
228
229#define CONFIG_SYS_FLASH_QUIET_TEST
230#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
231
232#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
233#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
234#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
235#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
236
237#define CONFIG_SYS_FLASH_EMPTY_INFO
238#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
239 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
240#define CONFIG_FSL_QIXIS /* use common QIXIS code */
241#define QIXIS_BASE 0xffdf0000
242#ifdef CONFIG_PHYS_64BIT
243#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
244#else
245#define QIXIS_BASE_PHYS QIXIS_BASE
246#endif
247#define QIXIS_LBMAP_SWITCH 0x06
248#define QIXIS_LBMAP_MASK 0x0f
249#define QIXIS_LBMAP_SHIFT 0
250#define QIXIS_LBMAP_DFLTBANK 0x00
251#define QIXIS_LBMAP_ALTBANK 0x04
252#define QIXIS_RST_CTL_RESET 0x31
253#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
254#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
255#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
256#define QIXIS_RST_FORCE_MEM 0x01
257
258#define CONFIG_SYS_CSPR3_EXT (0xf)
259#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
260 | CSPR_PORT_SIZE_8 \
261 | CSPR_MSEL_GPCM \
262 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000263#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800264#define CONFIG_SYS_CSOR3 0x0
265/* QIXIS Timing parameters for IFC CS3 */
266#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
267 FTIM0_GPCM_TEADC(0x0e) | \
268 FTIM0_GPCM_TEAHC(0x0e))
269#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
270 FTIM1_GPCM_TRAD(0x3f))
271#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
272 FTIM2_GPCM_TCH(0x8) | \
273 FTIM2_GPCM_TWP(0x1f))
274#define CONFIG_SYS_CS3_FTIM3 0x0
275
276#define CONFIG_NAND_FSL_IFC
277#define CONFIG_SYS_NAND_BASE 0xff800000
278#ifdef CONFIG_PHYS_64BIT
279#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
280#else
281#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
282#endif
283#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
284#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
285 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
286 | CSPR_MSEL_NAND /* MSEL = NAND */ \
287 | CSPR_V)
288#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
289
290#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
291 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
292 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
293 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
294 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
295 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
296 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
297
298#define CONFIG_SYS_NAND_ONFI_DETECTION
299
300/* ONFI NAND Flash mode0 Timing Params */
301#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
302 FTIM0_NAND_TWP(0x18) | \
303 FTIM0_NAND_TWCHT(0x07) | \
304 FTIM0_NAND_TWH(0x0a))
305#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
306 FTIM1_NAND_TWBE(0x39) | \
307 FTIM1_NAND_TRR(0x0e) | \
308 FTIM1_NAND_TRP(0x18))
309#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
310 FTIM2_NAND_TREH(0x0a) | \
311 FTIM2_NAND_TWHRE(0x1e))
312#define CONFIG_SYS_NAND_FTIM3 0x0
313
314#define CONFIG_SYS_NAND_DDR_LAW 11
315#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
316#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800317
318#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
319
Miquel Raynald0935362019-10-03 19:50:03 +0200320#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800321#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
322#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
323#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
324#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
325#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
326#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
327#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
328#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
329#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
330#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
331#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
332#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
333#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
334#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
335#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
336#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
337#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
338#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
339#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
340#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
341#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
342#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
343#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
344#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
345#else
346#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
347#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
348#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
349#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
350#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
351#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
352#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
353#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
354#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
355#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
356#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
357#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
358#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
359#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
360#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
361#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
362#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
363#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
364#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
365#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
366#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
367#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
368#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
369#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
370#endif
371
372#ifdef CONFIG_SPL_BUILD
373#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
374#else
375#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
376#endif
377
378#if defined(CONFIG_RAMBOOT_PBL)
379#define CONFIG_SYS_RAMBOOT
380#endif
381
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800382#define CONFIG_HWCONFIG
383
384/* define to use L1 as initial stack */
385#define CONFIG_L1_INIT_RAM
386#define CONFIG_SYS_INIT_RAM_LOCK
387#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
388#ifdef CONFIG_PHYS_64BIT
389#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700390#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800391/* The assembler doesn't like typecast */
392#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
393 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
394 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
395#else
York Sunee7b4832015-08-17 13:31:51 -0700396#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800397#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
398#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
399#endif
400#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
401
402#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
403 GENERATED_GBL_DATA_SIZE)
404#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
405
406#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
407#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
408
409/* Serial Port */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800410#define CONFIG_SYS_NS16550_SERIAL
411#define CONFIG_SYS_NS16550_REG_SIZE 1
412#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
413
414#define CONFIG_SYS_BAUDRATE_TABLE \
415 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
416
417#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
418#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
419#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
420#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800421
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800422/* Video */
York Sun7d29dd62016-11-18 13:01:34 -0800423#ifdef CONFIG_ARCH_T1024 /* no DIU on T1023 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800424#define CONFIG_FSL_DIU_FB
425#ifdef CONFIG_FSL_DIU_FB
426#define CONFIG_FSL_DIU_CH7301
427#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800428#define CONFIG_VIDEO_LOGO
429#define CONFIG_VIDEO_BMP_LOGO
430#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
431/*
432 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
433 * disable empty flash sector detection, which is I/O-intensive.
434 */
435#undef CONFIG_SYS_FLASH_EMPTY_INFO
436#endif
437#endif
438
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800439/* I2C */
Biwen Li6b63c542020-05-01 20:04:11 +0800440#ifndef CONFIG_DM_I2C
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800441#define CONFIG_SYS_I2C
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800442#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
443#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
444#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
445#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
446#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
447#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li6b63c542020-05-01 20:04:11 +0800448#else
449#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
450#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
451#endif
452
453#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800454
455#define I2C_MUX_PCA_ADDR 0x77
456#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800457#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
458#define I2C_RETIMER_ADDR 0x18
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800459
460/* I2C bus multiplexer */
461#define I2C_MUX_CH_DEFAULT 0x8
462#define I2C_MUX_CH_DIU 0xC
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800463#define I2C_MUX_CH5 0xD
464#define I2C_MUX_CH7 0xF
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800465
466/* LDI/DVI Encoder for display */
467#define CONFIG_SYS_I2C_LDI_ADDR 0x38
468#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li6b63c542020-05-01 20:04:11 +0800469#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800470
471/*
472 * RTC configuration
473 */
474#define RTC
475#define CONFIG_RTC_DS3231 1
476#define CONFIG_SYS_I2C_RTC_ADDR 0x68
477
478/*
479 * eSPI - Enhanced SPI
480 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800481
482/*
483 * General PCIe
484 * Memory space is mapped 1-1, but I/O space must start from 0.
485 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400486#define CONFIG_PCIE1 /* PCIE controller 1 */
487#define CONFIG_PCIE2 /* PCIE controller 2 */
488#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800489#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
490#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
491#define CONFIG_PCI_INDIRECT_BRIDGE
492
493#ifdef CONFIG_PCI
494/* controller 1, direct to uli, tgtid 3, Base address 20000 */
495#ifdef CONFIG_PCIE1
496#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
497#ifdef CONFIG_PHYS_64BIT
498#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
499#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
500#else
501#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
502#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
503#endif
504#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
505#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
506#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
507#ifdef CONFIG_PHYS_64BIT
508#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
509#else
510#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
511#endif
512#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
513#endif
514
515/* controller 2, Slot 2, tgtid 2, Base address 201000 */
516#ifdef CONFIG_PCIE2
517#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
518#ifdef CONFIG_PHYS_64BIT
519#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
520#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
521#else
522#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
523#define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
524#endif
525#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
526#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
527#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
528#ifdef CONFIG_PHYS_64BIT
529#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
530#else
531#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
532#endif
533#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
534#endif
535
536/* controller 3, Slot 1, tgtid 1, Base address 202000 */
537#ifdef CONFIG_PCIE3
538#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
539#ifdef CONFIG_PHYS_64BIT
540#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
541#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
542#else
543#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
544#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
545#endif
546#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
547#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
548#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
549#ifdef CONFIG_PHYS_64BIT
550#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
551#else
552#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
553#endif
554#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
555#endif
556
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800557#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800558#endif /* CONFIG_PCI */
559
560/*
561 *SATA
562 */
563#define CONFIG_FSL_SATA_V2
564#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800565#define CONFIG_SYS_SATA_MAX_DEVICE 1
566#define CONFIG_SATA1
567#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
568#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
569#define CONFIG_LBA48
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800570#endif
571
572/*
573 * USB
574 */
575#define CONFIG_HAS_FSL_DR_USB
576
577#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800578#define CONFIG_USB_EHCI_FSL
579#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800580#endif
581
582/*
583 * SDHC
584 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800585#ifdef CONFIG_MMC
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800586#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800587#endif
588
589/* Qman/Bman */
590#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500591#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800592#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
593#ifdef CONFIG_PHYS_64BIT
594#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
595#else
596#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
597#endif
598#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500599#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
600#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
601#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
602#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
603#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
604 CONFIG_SYS_BMAN_CENA_SIZE)
605#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
606#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500607#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800608#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
609#ifdef CONFIG_PHYS_64BIT
610#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
611#else
612#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
613#endif
614#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500615#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
616#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
617#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
618#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
619#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
620 CONFIG_SYS_QMAN_CENA_SIZE)
621#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
622#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800623
624#define CONFIG_SYS_DPAA_FMAN
625
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800626/* Default address of microcode for the Linux FMan driver */
627#if defined(CONFIG_SPIFLASH)
628/*
629 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
630 * env, so we got 0x110000.
631 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800632#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
633#define CONFIG_SYS_QE_FW_ADDR 0x130000
634#elif defined(CONFIG_SDCARD)
635/*
636 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
637 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
638 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
639 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800640#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
641#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynald0935362019-10-03 19:50:03 +0200642#elif defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800643#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
644#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
645#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
646/*
647 * Slave has no ucode locally, it can fetch this from remote. When implementing
648 * in two corenet boards, slave's ucode could be stored in master's memory
649 * space, the address can be mapped from slave TLB->slave LAW->
650 * slave SRIO or PCIE outbound window->master inbound window->
651 * master LAW->the ucode address in master's memory space.
652 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800653#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
654#else
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800655#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
656#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
657#endif
658#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
659#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
660#endif /* CONFIG_NOBQFMAN */
661
662#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800663#define RGMII_PHY1_ADDR 0x1
664#define RGMII_PHY2_ADDR 0x2
665#define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
666#define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
667#define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
668#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
669#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
670#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
671#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
672#endif
673
674#ifdef CONFIG_FMAN_ENET
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800675#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800676#endif
677
678/*
679 * Dynamic MTD Partition support with mtdparts
680 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800681
682/*
683 * Environment
684 */
685#define CONFIG_LOADS_ECHO /* echo on for serial download */
686#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
687
688/*
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800689 * Miscellaneous configurable options
690 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800691#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800692
693/*
694 * For booting Linux, the board info and command line data
695 * have to be in the first 64 MB of memory, since this is
696 * the maximum mapped by the Linux kernel during initialization.
697 */
698#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
699#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
700
701#ifdef CONFIG_CMD_KGDB
702#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
703#endif
704
705/*
706 * Environment Configuration
707 */
708#define CONFIG_ROOTPATH "/opt/nfsroot"
709#define CONFIG_BOOTFILE "uImage"
710#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
711#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800712#define __USB_PHY_TYPE utmi
713
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800714#define CONFIG_EXTRA_ENV_SETTINGS \
715 "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \
716 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
717 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
718 "ramdiskfile=t1024qds/ramdisk.uboot\0" \
719 "fdtfile=t1024qds/t1024qds.dtb\0" \
720 "netdev=eth0\0" \
721 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
722 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
723 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
724 "tftpflash=tftpboot $loadaddr $uboot && " \
725 "protect off $ubootaddr +$filesize && " \
726 "erase $ubootaddr +$filesize && " \
727 "cp.b $loadaddr $ubootaddr $filesize && " \
728 "protect on $ubootaddr +$filesize && " \
729 "cmp.b $loadaddr $ubootaddr $filesize\0" \
730 "consoledev=ttyS0\0" \
731 "ramdiskaddr=2000000\0" \
732 "fdtaddr=d00000\0" \
733 "bdev=sda3\0"
734
735#define CONFIG_LINUX \
736 "setenv bootargs root=/dev/ram rw " \
737 "console=$consoledev,$baudrate $othbootargs;" \
738 "setenv ramdiskaddr 0x02000000;" \
739 "setenv fdtaddr 0x00c00000;" \
740 "setenv loadaddr 0x1000000;" \
741 "bootm $loadaddr $ramdiskaddr $fdtaddr"
742
743#define CONFIG_NFSBOOTCOMMAND \
744 "setenv bootargs root=/dev/nfs rw " \
745 "nfsroot=$serverip:$rootpath " \
746 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
747 "console=$consoledev,$baudrate $othbootargs;" \
748 "tftp $loadaddr $bootfile;" \
749 "tftp $fdtaddr $fdtfile;" \
750 "bootm $loadaddr - $fdtaddr"
751
752#define CONFIG_BOOTCOMMAND CONFIG_LINUX
753
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800754#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530755
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800756#endif /* __T1024QDS_H */