blob: 94e207c8c4b243d1bfd7a85190630ea4f44f724f [file] [log] [blame]
Stefan Roese459e0642016-01-20 08:13:29 +01001/*
2 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_THEADORABLE_H
8#define _CONFIG_THEADORABLE_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
13#define CONFIG_DISPLAY_BOARDINFO_LATE
14
15/*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
20#define CONFIG_SYS_TEXT_BASE 0x00800000
21#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
22
23/*
24 * Commands configuration
25 */
Stefan Roese459e0642016-01-20 08:13:29 +010026
27/*
28 * The debugging version enables USB support via defconfig.
29 * This version should also enable all other non-production
30 * interfaces / features.
31 */
32#ifdef CONFIG_USB
Stefan Roese459e0642016-01-20 08:13:29 +010033#define CONFIG_CMD_PCI
Stefan Roese459e0642016-01-20 08:13:29 +010034#endif
35
36/* I2C */
37#define CONFIG_SYS_I2C
38#define CONFIG_SYS_I2C_MVTWSI
39#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese07b5e042016-04-08 15:58:29 +020040#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roese459e0642016-01-20 08:13:29 +010041#define CONFIG_SYS_I2C_SLAVE 0x0
42#define CONFIG_SYS_I2C_SPEED 100000
43
44/* USB/EHCI configuration */
45#define CONFIG_EHCI_IS_TDI
46#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
47
Stefan Roese459e0642016-01-20 08:13:29 +010048/* SPI NOR flash default params, used by sf commands */
49#define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
50#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
51
52/* Environment in SPI NOR flash */
53#define CONFIG_ENV_IS_IN_SPI_FLASH
54#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
55#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
56#define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
57#define CONFIG_ENV_OVERWRITE
58
59#define CONFIG_PHY_MARVELL /* there is a marvell phy */
60#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
61
Stefan Roese459e0642016-01-20 08:13:29 +010062#define CONFIG_SYS_ALT_MEMTEST
63#define CONFIG_PREBOOT
Stefan Roese459e0642016-01-20 08:13:29 +010064
Stefan Roese459e0642016-01-20 08:13:29 +010065/* Keep device tree and initrd in lower memory so the kernel can access them */
66#define CONFIG_EXTRA_ENV_SETTINGS \
67 "fdt_high=0x10000000\0" \
68 "initrd_high=0x10000000\0"
69
70/* SATA support */
71#define CONFIG_SYS_SATA_MAX_DEVICE 1
72#define CONFIG_SATA_MV
73#define CONFIG_LIBATA
74#define CONFIG_LBA48
Stefan Roese459e0642016-01-20 08:13:29 +010075
76/* Additional FS support/configuration */
77#define CONFIG_SUPPORT_VFAT
78
79/* PCIe support */
80#ifdef CONFIG_CMD_PCI
81#ifndef CONFIG_SPL_BUILD
Stefan Roese459e0642016-01-20 08:13:29 +010082#define CONFIG_PCI_MVEBU
Stefan Roese459e0642016-01-20 08:13:29 +010083#endif
84#endif
85
86/* Enable LCD and reserve 512KB from top of memory*/
87#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
88
Stefan Roesef0547582016-02-12 14:24:07 +010089/* FPGA programming support */
90#define CONFIG_FPGA
91#define CONFIG_FPGA_ALTERA
92#define CONFIG_FPGA_STRATIX_V
93
Stefan Roese459e0642016-01-20 08:13:29 +010094/*
Stefan Roese1a4e9802016-04-07 10:48:14 +020095 * Bootcounter
96 */
97#define CONFIG_BOOTCOUNT_LIMIT
98#define CONFIG_BOOTCOUNT_RAM
99/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
100#define BOOTCOUNT_ADDR 0x1000
101
102/*
Stefan Roese459e0642016-01-20 08:13:29 +0100103 * mv-common.h should be defined after CMD configs since it used them
104 * to enable certain macros
105 */
106#include "mv-common.h"
107
108/*
109 * Memory layout while starting into the bin_hdr via the
110 * BootROM:
111 *
112 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
113 * 0x4000.4030 bin_hdr start address
114 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
115 * 0x4007.fffc BootROM stack top
116 *
117 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
118 * L2 cache thus cannot be used.
119 */
120
121/* SPL */
122/* Defines for SPL */
123#define CONFIG_SPL_FRAMEWORK
124#define CONFIG_SPL_TEXT_BASE 0x40004030
125#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
126
127#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
128#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
129
130#ifdef CONFIG_SPL_BUILD
131#define CONFIG_SYS_MALLOC_SIMPLE
132#endif
133
134#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
135#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
136
Stefan Roese459e0642016-01-20 08:13:29 +0100137/* SPL related SPI defines */
Stefan Roese459e0642016-01-20 08:13:29 +0100138#define CONFIG_SPL_SPI_LOAD
Stefan Roese459e0642016-01-20 08:13:29 +0100139#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
140#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
141
142/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
143#define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
144
145#endif /* _CONFIG_THEADORABLE_H */