blob: 187ead3e4b70fe02eacbbea511426af1282e98d7 [file] [log] [blame]
Stefan Roese03915772014-10-22 12:13:18 +02001/*
Stefan Roese114bba62015-12-03 12:39:45 +01002 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roese03915772014-10-22 12:13:18 +02003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_DB_MV7846MP_GP_H
8#define _CONFIG_DB_MV7846MP_GP_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
Stefan Roesef3679a32015-01-19 11:33:46 +010013#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
14
Stefan Roese03915772014-10-22 12:13:18 +020015#define CONFIG_DISPLAY_BOARDINFO_LATE
16
Stefan Roese3dbf35c2015-08-06 14:27:36 +020017/*
18 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
19 * for DDR ECC byte filling in the SPL before loading the main
20 * U-Boot into it.
21 */
22#define CONFIG_SYS_TEXT_BASE 0x00800000
Stefan Roese03915772014-10-22 12:13:18 +020023#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
24
25/*
26 * Commands configuration
27 */
Stefan Roese645949b2015-07-23 10:26:18 +020028#define CONFIG_CMD_NAND
Stefan Roese7d865292015-08-11 09:36:15 +020029#define CONFIG_CMD_PCI
Stefan Roese03915772014-10-22 12:13:18 +020030
31/* I2C */
32#define CONFIG_SYS_I2C
33#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020034#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese03915772014-10-22 12:13:18 +020035#define CONFIG_SYS_I2C_SLAVE 0x0
36#define CONFIG_SYS_I2C_SPEED 100000
37
Stefan Roese58613c72015-07-22 18:05:43 +020038/* USB/EHCI configuration */
Stefan Roese58613c72015-07-22 18:05:43 +020039#define CONFIG_EHCI_IS_TDI
Anton Schubert11b8ebf2015-07-23 15:02:09 +020040#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese58613c72015-07-22 18:05:43 +020041
Stefan Roese03915772014-10-22 12:13:18 +020042/* SPI NOR flash default params, used by sf commands */
43#define CONFIG_SF_DEFAULT_SPEED 1000000
44#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
Stefan Roese03915772014-10-22 12:13:18 +020045
46/* Environment in SPI NOR flash */
47#define CONFIG_ENV_IS_IN_SPI_FLASH
48#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
49#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
50#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
51
52#define CONFIG_PHY_MARVELL /* there is a marvell phy */
Stefan Roese03915772014-10-22 12:13:18 +020053#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese03915772014-10-22 12:13:18 +020054
Stefan Roese03915772014-10-22 12:13:18 +020055#define CONFIG_SYS_ALT_MEMTEST
56
Anton Schubert3ceae9e2015-07-15 14:50:05 +020057/* SATA support */
Stefan Roese114bba62015-12-03 12:39:45 +010058#define CONFIG_SYS_SATA_MAX_DEVICE 2
59#define CONFIG_SATA_MV
60#define CONFIG_LIBATA
61#define CONFIG_LBA48
Anton Schubert3ceae9e2015-07-15 14:50:05 +020062
Stefan Roesed3524882015-12-03 12:39:45 +010063/* Additional FS support/configuration */
64#define CONFIG_SUPPORT_VFAT
65
Stefan Roese7d865292015-08-11 09:36:15 +020066/* PCIe support */
Stefan Roese83097cf2015-11-25 07:37:00 +010067#ifndef CONFIG_SPL_BUILD
Stefan Roese7d865292015-08-11 09:36:15 +020068#define CONFIG_PCI_MVEBU
Stefan Roese7d865292015-08-11 09:36:15 +020069#define CONFIG_PCI_SCAN_SHOW
Stefan Roese83097cf2015-11-25 07:37:00 +010070#endif
Stefan Roese7d865292015-08-11 09:36:15 +020071
Stefan Roese645949b2015-07-23 10:26:18 +020072/* NAND */
73#define CONFIG_SYS_NAND_USE_FLASH_BBT
74#define CONFIG_SYS_NAND_ONFI_DETECTION
75
Stefan Roese03915772014-10-22 12:13:18 +020076/*
77 * mv-common.h should be defined after CMD configs since it used them
78 * to enable certain macros
79 */
80#include "mv-common.h"
81
Stefan Roesef3679a32015-01-19 11:33:46 +010082/*
83 * Memory layout while starting into the bin_hdr via the
84 * BootROM:
85 *
86 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
87 * 0x4000.4030 bin_hdr start address
88 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
89 * 0x4007.fffc BootROM stack top
90 *
91 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
92 * L2 cache thus cannot be used.
93 */
94
95/* SPL */
96/* Defines for SPL */
97#define CONFIG_SPL_FRAMEWORK
98#define CONFIG_SPL_TEXT_BASE 0x40004030
99#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
100
101#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
102#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
103
Stefan Roese83097cf2015-11-25 07:37:00 +0100104#ifdef CONFIG_SPL_BUILD
105#define CONFIG_SYS_MALLOC_SIMPLE
106#endif
Stefan Roesef3679a32015-01-19 11:33:46 +0100107
108#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
109#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
110
Stefan Roesef3679a32015-01-19 11:33:46 +0100111/* SPL related SPI defines */
Stefan Roesef3679a32015-01-19 11:33:46 +0100112#define CONFIG_SPL_SPI_LOAD
Stefan Roesef3679a32015-01-19 11:33:46 +0100113#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
Stefan Roesef69c0332015-08-03 12:13:09 +0200114#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
Stefan Roesef3679a32015-01-19 11:33:46 +0100115
116/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roesef3679a32015-01-19 11:33:46 +0100117#define CONFIG_SPD_EEPROM 0x4e
Stefan Roeseff7ad172015-12-10 15:02:38 +0100118#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roesef3679a32015-01-19 11:33:46 +0100119
Stefan Roese03915772014-10-22 12:13:18 +0200120#endif /* _CONFIG_DB_MV7846MP_GP_H */