blob: a0acfa2ff1ed96ea85f7fa11bfecf4e9e36a8778 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Michal Simek04b7e622015-01-15 10:01:51 +01002/*
3 * (C) Copyright 2014 - 2015 Xilinx, Inc.
4 * Michal Simek <michal.simek@xilinx.com>
Michal Simek04b7e622015-01-15 10:01:51 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Siva Durga Prasad Paladugu4628c502017-07-13 19:01:11 +053010#define ZYNQMP_TCM_BASE_ADDR 0xFFE00000
11#define ZYNQMP_TCM_SIZE 0x40000
12
Michal Simek04b7e622015-01-15 10:01:51 +010013#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
14#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
Michal Simek3eb32de2016-08-15 09:41:36 +020015#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
16#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
17
18#define PS_MODE0 BIT(0)
19#define PS_MODE1 BIT(1)
20#define PS_MODE2 BIT(2)
21#define PS_MODE3 BIT(3)
Michal Simek04b7e622015-01-15 10:01:51 +010022
Michal Simek29b9b712018-05-17 14:06:06 +020023#define RESET_REASON_DEBUG_SYS BIT(6)
24#define RESET_REASON_SOFT BIT(5)
25#define RESET_REASON_SRST BIT(4)
26#define RESET_REASON_PSONLY BIT(3)
27#define RESET_REASON_PMU BIT(2)
28#define RESET_REASON_INTERNAL BIT(1)
29#define RESET_REASON_EXTERNAL BIT(0)
30
Michal Simek04b7e622015-01-15 10:01:51 +010031struct crlapb_regs {
Michal Simek58f865f2015-04-15 13:36:40 +020032 u32 reserved0[36];
33 u32 cpu_r5_ctrl; /* 0x90 */
34 u32 reserved1[37];
Michal Simek04b7e622015-01-15 10:01:51 +010035 u32 timestamp_ref_ctrl; /* 0x128 */
Michal Simek58f865f2015-04-15 13:36:40 +020036 u32 reserved2[53];
Michal Simek04b7e622015-01-15 10:01:51 +010037 u32 boot_mode; /* 0x200 */
Michal Simek29b9b712018-05-17 14:06:06 +020038 u32 reserved3_0[7];
39 u32 reset_reason; /* 0x220 */
40 u32 reserved3_1[6];
Michal Simek58f865f2015-04-15 13:36:40 +020041 u32 rst_lpd_top; /* 0x23C */
Michal Simek3eb32de2016-08-15 09:41:36 +020042 u32 reserved4[4];
43 u32 boot_pin_ctrl; /* 0x250 */
44 u32 reserved5[21];
Michal Simek04b7e622015-01-15 10:01:51 +010045};
46
47#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
48
Michal Simekc23d3f82015-11-05 08:34:35 +010049#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
Michal Simek04b7e622015-01-15 10:01:51 +010050#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
51#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
52
Michal Simekc23d3f82015-11-05 08:34:35 +010053struct iou_scntr_secure {
54 u32 counter_control_register;
55 u32 reserved0[7];
56 u32 base_frequency_id_register;
57};
58
59#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
60
Michal Simek04b7e622015-01-15 10:01:51 +010061/* Bootmode setting values */
62#define BOOT_MODES_MASK 0x0000000F
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053063#define QSPI_MODE_24BIT 0x00000001
64#define QSPI_MODE_32BIT 0x00000002
Michal Simek108e1842015-10-05 10:51:12 +020065#define SD_MODE 0x00000003 /* sd 0 */
66#define SD_MODE1 0x00000005 /* sd 1 */
Siva Durga Prasad Paladugu30f0fc72015-03-13 11:10:26 +053067#define NAND_MODE 0x00000004
Michal Simek02d66cd2015-04-15 15:02:28 +020068#define EMMC_MODE 0x00000006
Michal Simek203a9442016-04-29 13:00:10 +020069#define USB_MODE 0x00000007
Siva Durga Prasad Paladugu29a77d22016-09-21 11:45:05 +053070#define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */
Michal Simek04b7e622015-01-15 10:01:51 +010071#define JTAG_MODE 0x00000000
Michal Simek94ddcaa2016-08-30 16:17:27 +020072#define BOOT_MODE_USE_ALT 0x100
73#define BOOT_MODE_ALT_SHIFT 12
Michal Simek2740d372016-10-26 09:24:32 +020074/* SW secondary boot modes 0xa - 0xd */
75#define SW_USBHOST_MODE 0x0000000A
76#define SW_SATA_MODE 0x0000000B
Michal Simek04b7e622015-01-15 10:01:51 +010077
Michal Simekf2e373f2015-07-22 09:27:11 +020078#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
79
80struct iou_slcr_regs {
81 u32 mio_pin[78];
82 u32 reserved[442];
83};
84
85#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
86
Michal Simek58f865f2015-04-15 13:36:40 +020087#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
88
89struct rpu_regs {
90 u32 rpu_glbl_ctrl;
91 u32 reserved0[63];
92 u32 rpu0_cfg; /* 0x100 */
93 u32 reserved1[63];
94 u32 rpu1_cfg; /* 0x200 */
95};
96
97#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
98
99#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
100
101struct crfapb_regs {
102 u32 reserved0[65];
103 u32 rst_fpd_apu; /* 0x104 */
104 u32 reserved1;
105};
106
107#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
108
109#define ZYNQMP_APU_BASEADDR 0xFD5C0000
110
111struct apu_regs {
112 u32 reserved0[16];
113 u32 rvbar_addr0_l; /* 0x40 */
114 u32 rvbar_addr0_h; /* 0x44 */
115 u32 reserved1[20];
116};
117
118#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
119
Michal Simek04b7e622015-01-15 10:01:51 +0100120/* Board version value */
Michal Simekc23d3f82015-11-05 08:34:35 +0100121#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
Michal Simek04b7e622015-01-15 10:01:51 +0100122#define ZYNQMP_CSU_VERSION_SILICON 0x0
Michal Simek04b7e622015-01-15 10:01:51 +0100123#define ZYNQMP_CSU_VERSION_QEMU 0x3
124
Michal Simek50d8cef2017-08-22 14:58:53 +0200125#define ZYNQMP_CSU_VERSION_EMPTY_SHIFT 20
126
Michal Simekc23d3f82015-11-05 08:34:35 +0100127#define ZYNQMP_SILICON_VER_MASK 0xF000
128#define ZYNQMP_SILICON_VER_SHIFT 12
129
130struct csu_regs {
Michal Simek46900462020-02-11 12:43:14 +0100131 u32 reserved0[4];
132 u32 multi_boot;
133 u32 reserved1[12];
Michal Simekc23d3f82015-11-05 08:34:35 +0100134 u32 version;
135};
136
137#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
138
Michal Simek456e4542017-01-09 10:05:16 +0100139#define ZYNQMP_PMU_BASEADDR 0xFFD80000
140
141struct pmu_regs {
142 u32 reserved[18];
143 u32 gen_storage6; /* 0x48 */
144};
145
146#define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR)
147
Siva Durga Prasad Paladugu8d526532017-07-25 11:51:37 +0530148#define ZYNQMP_CSU_IDCODE_ADDR 0xFFCA0040
149#define ZYNQMP_CSU_VER_ADDR 0xFFCA0044
150
Michal Simek04b7e622015-01-15 10:01:51 +0100151#endif /* _ASM_ARCH_HARDWARE_H */