blob: 1d0b4698bbfe235054402d33d7e4dc485c908a95 [file] [log] [blame]
Wang Huanddf89f92014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080011
Hongbo Zhang912b3812016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu52de2e52015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080015
Wang Huanddf89f92014-09-05 13:52:45 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080017#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080018
19/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
27/*
Ramneek Mehresheed80b02015-05-29 14:47:21 +053028 * USB
29 */
30
31/*
32 * EHCI Support - disbaled by default as
33 * there is no signal coming out of soc on
34 * this board for this controller. However,
35 * the silicon still has this controller,
36 * and anyone can use this controller by
37 * taking signals out on their board.
38 */
39
40/*#define CONFIG_HAS_FSL_DR_USB*/
41
42#ifdef CONFIG_HAS_FSL_DR_USB
43#define CONFIG_USB_EHCI
44#define CONFIG_USB_EHCI_FSL
45#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
46#endif
47
48/* XHCI Support - enabled by default */
49#define CONFIG_HAS_FSL_XHCI_USB
50
51#ifdef CONFIG_HAS_FSL_XHCI_USB
52#define CONFIG_USB_XHCI_FSL
Ramneek Mehresheed80b02015-05-29 14:47:21 +053053#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
54#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
55#endif
56
Wang Huanddf89f92014-09-05 13:52:45 +080057#define CONFIG_SYS_CLK_FREQ 100000000
58#define CONFIG_DDR_CLK_FREQ 100000000
59
York Sun1006cad2015-04-29 10:35:35 -070060#define DDR_SDRAM_CFG 0x470c0008
61#define DDR_CS0_BNDS 0x008000bf
62#define DDR_CS0_CONFIG 0x80014302
63#define DDR_TIMING_CFG_0 0x50550004
64#define DDR_TIMING_CFG_1 0xbcb38c56
65#define DDR_TIMING_CFG_2 0x0040d120
66#define DDR_TIMING_CFG_3 0x010e1000
67#define DDR_TIMING_CFG_4 0x00000001
68#define DDR_TIMING_CFG_5 0x03401400
69#define DDR_SDRAM_CFG_2 0x00401010
70#define DDR_SDRAM_MODE 0x00061c60
71#define DDR_SDRAM_MODE_2 0x00180000
72#define DDR_SDRAM_INTERVAL 0x18600618
73#define DDR_DDR_WRLVL_CNTL 0x8655f605
74#define DDR_DDR_WRLVL_CNTL_2 0x05060607
75#define DDR_DDR_WRLVL_CNTL_3 0x05050505
76#define DDR_DDR_CDR1 0x80040000
77#define DDR_DDR_CDR2 0x00000001
78#define DDR_SDRAM_CLK_CNTL 0x02000000
79#define DDR_DDR_ZQ_CNTL 0x89080600
80#define DDR_CS0_CONFIG_2 0
81#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080082#define SDRAM_CFG2_D_INIT 0x00000010
83#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
84#define SDRAM_CFG2_FRC_SR 0x80000000
85#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070086
Alison Wang948c6092014-12-03 15:00:48 +080087#ifdef CONFIG_RAMBOOT_PBL
88#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
89#endif
90
91#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080092#ifdef CONFIG_SD_BOOT_QSPI
93#define CONFIG_SYS_FSL_PBL_RCW \
94 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
95#else
96#define CONFIG_SYS_FSL_PBL_RCW \
97 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
98#endif
Alison Wang948c6092014-12-03 15:00:48 +080099#define CONFIG_SPL_FRAMEWORK
100#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Sumit Garge2ca9432016-06-14 13:52:40 -0400101
102#ifdef CONFIG_SECURE_BOOT
Sumit Garge2ca9432016-06-14 13:52:40 -0400103/*
104 * HDR would be appended at end of image and copied to DDR along
105 * with U-Boot image.
106 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +0200107#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge2ca9432016-06-14 13:52:40 -0400108#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang948c6092014-12-03 15:00:48 +0800109
110#define CONFIG_SPL_TEXT_BASE 0x10000000
111#define CONFIG_SPL_MAX_SIZE 0x1a000
112#define CONFIG_SPL_STACK 0x1001d000
113#define CONFIG_SPL_PAD_TO 0x1c000
114#define CONFIG_SYS_TEXT_BASE 0x82000000
115
Tang Yuantian8b160bc2015-05-14 17:20:28 +0800116#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
117 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +0800118#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
119#define CONFIG_SPL_BSS_START_ADDR 0x80100000
120#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -0400121
122#ifdef CONFIG_U_BOOT_HDR_SIZE
123/*
124 * HDR would be appended at end of image and copied to DDR along
125 * with U-Boot image. Here u-boot max. size is 512K. So if binary
126 * size increases then increase this size in case of secure boot as
127 * it uses raw u-boot image instead of fit image.
128 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530129#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -0400130#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530131#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -0400132#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +0800133#endif
134
Alison Wang2145a372014-12-09 17:38:02 +0800135#ifdef CONFIG_QSPI_BOOT
136#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wangdd45cc52015-10-15 17:54:40 +0800137#endif
138
Wang Huanddf89f92014-09-05 13:52:45 +0800139#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang4d786e82015-04-21 16:04:38 +0800140#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanddf89f92014-09-05 13:52:45 +0800141#endif
142
143#define CONFIG_NR_DRAM_BANKS 1
144#define PHYS_SDRAM 0x80000000
145#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
146
147#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
148#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
149
Alison Wanga5494fb2014-12-09 17:37:49 +0800150#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
151 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800152#define CONFIG_U_QE
153#endif
154
Wang Huanddf89f92014-09-05 13:52:45 +0800155/*
156 * IFC Definitions
157 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800158#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800159#define CONFIG_FSL_IFC
160#define CONFIG_SYS_FLASH_BASE 0x60000000
161#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
162
163#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
164#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
165 CSPR_PORT_SIZE_16 | \
166 CSPR_MSEL_NOR | \
167 CSPR_V)
168#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
169
170/* NOR Flash Timing Params */
171#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
172 CSOR_NOR_TRHZ_80)
173#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
174 FTIM0_NOR_TEADC(0x5) | \
175 FTIM0_NOR_TAVDS(0x0) | \
176 FTIM0_NOR_TEAHC(0x5))
177#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
178 FTIM1_NOR_TRAD_NOR(0x1A) | \
179 FTIM1_NOR_TSEQRAD_NOR(0x13))
180#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
181 FTIM2_NOR_TCH(0x4) | \
182 FTIM2_NOR_TWP(0x1c) | \
183 FTIM2_NOR_TWPH(0x0e))
184#define CONFIG_SYS_NOR_FTIM3 0
185
186#define CONFIG_FLASH_CFI_DRIVER
187#define CONFIG_SYS_FLASH_CFI
188#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
189#define CONFIG_SYS_FLASH_QUIET_TEST
190#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
191
192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
193#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
194#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
195#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
196
197#define CONFIG_SYS_FLASH_EMPTY_INFO
198#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
199
200#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800201#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800202#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800203
204/* CPLD */
205
206#define CONFIG_SYS_CPLD_BASE 0x7fb00000
207#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
208
209#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
210#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
211 CSPR_PORT_SIZE_8 | \
212 CSPR_MSEL_GPCM | \
213 CSPR_V)
214#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
215#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
216 CSOR_NOR_NOR_MODE_AVD_NOR | \
217 CSOR_NOR_TRHZ_80)
218
219/* CPLD Timing parameters for IFC GPCM */
220#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
221 FTIM0_GPCM_TEADC(0xf) | \
222 FTIM0_GPCM_TEAHC(0xf))
223#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
224 FTIM1_GPCM_TRAD(0x3f))
225#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
226 FTIM2_GPCM_TCH(0xf) | \
227 FTIM2_GPCM_TWP(0xff))
228#define CONFIG_SYS_FPGA_FTIM3 0x0
229#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
230#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
231#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
232#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
233#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
234#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
235#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
236#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
237#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
238#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
239#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
240#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
241#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
242#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
243#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
244#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
245
246/*
247 * Serial Port
248 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800249#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800250#define CONFIG_LPUART_32B_REG
251#else
Wang Huanddf89f92014-09-05 13:52:45 +0800252#define CONFIG_CONS_INDEX 1
Wang Huanddf89f92014-09-05 13:52:45 +0800253#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800254#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800255#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800256#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800257#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800258#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800259
Wang Huanddf89f92014-09-05 13:52:45 +0800260/*
261 * I2C
262 */
Wang Huanddf89f92014-09-05 13:52:45 +0800263#define CONFIG_SYS_I2C
264#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200265#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
266#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700267#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanddf89f92014-09-05 13:52:45 +0800268
Alison Wangaf276f42014-10-17 15:26:35 +0800269/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800270#define CONFIG_ID_EEPROM
271#define CONFIG_SYS_I2C_EEPROM_NXID
272#define CONFIG_SYS_EEPROM_BUS_NUM 1
273#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
274#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
275#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
276#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wangaf276f42014-10-17 15:26:35 +0800277
Wang Huanddf89f92014-09-05 13:52:45 +0800278/*
279 * MMC
280 */
Wang Huanddf89f92014-09-05 13:52:45 +0800281#define CONFIG_FSL_ESDHC
Wang Huanddf89f92014-09-05 13:52:45 +0800282
Haikun Wang8cd84372015-06-27 21:46:13 +0530283/* SPI */
Alison Wangdd45cc52015-10-15 17:54:40 +0800284#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530285/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800286#define QSPI0_AMBA_BASE 0x40000000
287#define FSL_QSPI_FLASH_SIZE (1 << 24)
288#define FSL_QSPI_FLASH_NUM 2
289
Yao Yuanad7dbd12015-09-15 18:28:20 +0800290/* DSPI */
Yao Yuanad7dbd12015-09-15 18:28:20 +0800291#endif
292
Haikun Wang8cd84372015-06-27 21:46:13 +0530293/* DM SPI */
294#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530295#define CONFIG_DM_SPI_FLASH
296#endif
Alison Wang2145a372014-12-09 17:38:02 +0800297
Wang Huanddf89f92014-09-05 13:52:45 +0800298/*
Wang Huan92072192014-09-05 13:52:50 +0800299 * Video
300 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530301#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800302#define CONFIG_CMD_BMP
Wang Huan92072192014-09-05 13:52:50 +0800303#define CONFIG_VIDEO_LOGO
304#define CONFIG_VIDEO_BMP_LOGO
305
306#define CONFIG_FSL_DCU_SII9022A
307#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
308#define CONFIG_SYS_I2C_DVI_ADDR 0x39
309#endif
310
311/*
Wang Huanddf89f92014-09-05 13:52:45 +0800312 * eTSEC
313 */
314#define CONFIG_TSEC_ENET
315
316#ifdef CONFIG_TSEC_ENET
317#define CONFIG_MII
318#define CONFIG_MII_DEFAULT_TSEC 1
319#define CONFIG_TSEC1 1
320#define CONFIG_TSEC1_NAME "eTSEC1"
321#define CONFIG_TSEC2 1
322#define CONFIG_TSEC2_NAME "eTSEC2"
323#define CONFIG_TSEC3 1
324#define CONFIG_TSEC3_NAME "eTSEC3"
325
326#define TSEC1_PHY_ADDR 2
327#define TSEC2_PHY_ADDR 0
328#define TSEC3_PHY_ADDR 1
329
330#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
331#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
332#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
333
334#define TSEC1_PHYIDX 0
335#define TSEC2_PHYIDX 0
336#define TSEC3_PHYIDX 0
337
338#define CONFIG_ETHPRIME "eTSEC1"
339
340#define CONFIG_PHY_GIGE
341#define CONFIG_PHYLIB
342#define CONFIG_PHY_ATHEROS
343
344#define CONFIG_HAS_ETH0
345#define CONFIG_HAS_ETH1
346#define CONFIG_HAS_ETH2
347#endif
348
Minghuan Liana4d6b612014-10-31 13:43:44 +0800349/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400350#define CONFIG_PCIE1 /* PCIE controller 1 */
351#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800352
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800353#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800354#define CONFIG_PCI_SCAN_SHOW
355#define CONFIG_CMD_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800356#endif
357
Wang Huanddf89f92014-09-05 13:52:45 +0800358#define CONFIG_CMDLINE_TAG
359#define CONFIG_CMDLINE_EDITING
Alison Wang948c6092014-12-03 15:00:48 +0800360
Xiubo Li563e3ce2014-11-21 17:40:57 +0800361#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800362#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800363#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000364#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800365
Wang Huanddf89f92014-09-05 13:52:45 +0800366#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800367#define HWCONFIG_BUFFER_SIZE 256
368
369#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800370
Wang Huanddf89f92014-09-05 13:52:45 +0800371
Alison Wang2a397ce2015-01-04 15:30:59 +0800372#ifdef CONFIG_LPUART
373#define CONFIG_EXTRA_ENV_SETTINGS \
374 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800375 "initrd_high=0xffffffff\0" \
376 "fdt_high=0xffffffff\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800377#else
Wang Huanddf89f92014-09-05 13:52:45 +0800378#define CONFIG_EXTRA_ENV_SETTINGS \
379 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800380 "initrd_high=0xffffffff\0" \
381 "fdt_high=0xffffffff\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800382#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800383
384/*
385 * Miscellaneous configurable options
386 */
387#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanddf89f92014-09-05 13:52:45 +0800388#define CONFIG_AUTO_COMPLETE
389#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
390#define CONFIG_SYS_PBSIZE \
391 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
392#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
393#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
394
Wang Huanddf89f92014-09-05 13:52:45 +0800395#define CONFIG_SYS_MEMTEST_START 0x80000000
396#define CONFIG_SYS_MEMTEST_END 0x9fffffff
397
398#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800399
Xiubo Li03d40aa2014-11-21 17:40:59 +0800400#define CONFIG_LS102XA_STREAM_ID
401
Wang Huanddf89f92014-09-05 13:52:45 +0800402#define CONFIG_SYS_INIT_SP_OFFSET \
403 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
404#define CONFIG_SYS_INIT_SP_ADDR \
405 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
406
Alison Wang948c6092014-12-03 15:00:48 +0800407#ifdef CONFIG_SPL_BUILD
408#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
409#else
Wang Huanddf89f92014-09-05 13:52:45 +0800410#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800411#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800412
Zhao Qiang28cf7332015-09-16 16:20:42 +0800413#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800414
Wang Huanddf89f92014-09-05 13:52:45 +0800415/*
416 * Environment
417 */
418#define CONFIG_ENV_OVERWRITE
419
Alison Wang948c6092014-12-03 15:00:48 +0800420#if defined(CONFIG_SD_BOOT)
421#define CONFIG_ENV_OFFSET 0x100000
422#define CONFIG_ENV_IS_IN_MMC
423#define CONFIG_SYS_MMC_ENV_DEV 0
424#define CONFIG_ENV_SIZE 0x20000
Alison Wang2145a372014-12-09 17:38:02 +0800425#elif defined(CONFIG_QSPI_BOOT)
426#define CONFIG_ENV_IS_IN_SPI_FLASH
427#define CONFIG_ENV_SIZE 0x2000
428#define CONFIG_ENV_OFFSET 0x100000
429#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang948c6092014-12-03 15:00:48 +0800430#else
Wang Huanddf89f92014-09-05 13:52:45 +0800431#define CONFIG_ENV_IS_IN_FLASH
432#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
433#define CONFIG_ENV_SIZE 0x20000
434#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang948c6092014-12-03 15:00:48 +0800435#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800436
Ruchika Gupta901ae762014-10-15 11:39:06 +0530437#define CONFIG_MISC_INIT_R
438
439/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansal962021a2016-01-22 16:37:22 +0530440#ifdef CONFIG_FSL_CAAM
Ruchika Gupta901ae762014-10-15 11:39:06 +0530441#define CONFIG_CMD_HASH
442#define CONFIG_SHA_HW_ACCEL
Aneesh Bansal962021a2016-01-22 16:37:22 +0530443#endif
444
445#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800446#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530447
Wang Huanddf89f92014-09-05 13:52:45 +0800448#endif