Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Freescale MCF5329 FireEngine board. |
| 4 | * |
| 5 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 6 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef _M5329EVB_H |
| 14 | #define _M5329EVB_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 20 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 21 | #define CONFIG_SYS_UART_PORT (0) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 22 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 23 | #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */ |
| 24 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 25 | #define CONFIG_SYS_UNIFY_CACHE |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 26 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 27 | #ifdef CONFIG_MCFFEC |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 28 | # define CONFIG_SYS_DISCOVER_PHY |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ |
| 30 | # ifndef CONFIG_SYS_DISCOVER_PHY |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 31 | # define FECDUPLEX FULL |
| 32 | # define FECSPEED _100BASET |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 33 | # endif /* CONFIG_SYS_DISCOVER_PHY */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 34 | #endif |
| 35 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 36 | #define CONFIG_MCFRTC |
TsiChungLiew | 2e0aeef | 2007-07-05 22:39:07 -0500 | [diff] [blame] | 37 | #undef RTC_DEBUG |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 38 | |
| 39 | /* Timer */ |
| 40 | #define CONFIG_MCFTMR |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 41 | |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 42 | /* I2C */ |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 43 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 44 | #ifdef CONFIG_MCFFEC |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 45 | # define CONFIG_IPADDR 192.162.1.2 |
| 46 | # define CONFIG_NETMASK 255.255.255.0 |
| 47 | # define CONFIG_SERVERIP 192.162.1.1 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 48 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 49 | #endif /* FEC_ENET */ |
| 50 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 51 | #define CONFIG_HOSTNAME "M5329EVB" |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 52 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 53 | "netdev=eth0\0" \ |
| 54 | "loadaddr=40010000\0" \ |
| 55 | "u-boot=u-boot.bin\0" \ |
| 56 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 57 | "upd=run load; run prog\0" \ |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 58 | "prog=prot off 0 3ffff;" \ |
| 59 | "era 0 3ffff;" \ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 60 | "cp.b ${loadaddr} 0 ${filesize};" \ |
| 61 | "save\0" \ |
| 62 | "" |
| 63 | |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 64 | #define CONFIG_PRAM 512 /* 512 KB */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 65 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_CLK 80000000 |
| 67 | #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 68 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_MBAR 0xFC000000 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000) |
TsiChungLiew | ec8468f | 2007-08-05 04:31:18 -0500 | [diff] [blame] | 72 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 73 | /* |
| 74 | * Low Level Configuration Settings |
| 75 | * (address mappings, register initial values, etc.) |
| 76 | * You should know what you are doing if you make changes here. |
| 77 | */ |
| 78 | /*----------------------------------------------------------------------- |
| 79 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 80 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_INIT_RAM_CTRL 0x221 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 86 | |
| 87 | /*----------------------------------------------------------------------- |
| 88 | * Start addresses for the final memory configuration |
| 89 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 91 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
| 93 | #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ |
| 94 | #define CONFIG_SYS_SDRAM_CFG1 0x53722730 |
| 95 | #define CONFIG_SYS_SDRAM_CFG2 0x56670000 |
| 96 | #define CONFIG_SYS_SDRAM_CTRL 0xE1092000 |
| 97 | #define CONFIG_SYS_SDRAM_EMOD 0x40010000 |
| 98 | #define CONFIG_SYS_SDRAM_MODE 0x018D0000 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
| 101 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 102 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 103 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 104 | |
| 105 | /* |
| 106 | * For booting Linux, the board info and command line data |
| 107 | * have to be in the first 8 MB of memory, since this is |
| 108 | * the maximum mapped by the Linux kernel during initialization ?? |
| 109 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | 25a0063 | 2009-01-27 12:57:47 +0000 | [diff] [blame] | 111 | #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 112 | |
| 113 | /*----------------------------------------------------------------------- |
| 114 | * FLASH organization |
| 115 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #ifdef CONFIG_SYS_FLASH_CFI |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ |
| 118 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 120 | #endif |
| 121 | |
stany MARCEL | 5ac9ea6 | 2011-10-19 00:17:13 +0800 | [diff] [blame] | 122 | #ifdef CONFIG_NANDFLASH_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | # define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 124 | # define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE |
| 125 | # define CONFIG_SYS_NAND_SIZE 1 |
| 126 | # define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
TsiChungLiew | aedd3d7 | 2007-08-15 15:39:17 -0500 | [diff] [blame] | 127 | # define NAND_ALLOW_ERASE_ALL 1 |
TsiChungLiew | ec8468f | 2007-08-05 04:31:18 -0500 | [diff] [blame] | 128 | #endif |
| 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 131 | |
| 132 | /* Configuration for environment |
| 133 | * Environment is embedded in u-boot in the second sector of the flash |
| 134 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 135 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 136 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 137 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 138 | env/embedded.o(.text*); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 139 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 140 | /*----------------------------------------------------------------------- |
| 141 | * Cache Configuration |
| 142 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 143 | |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 144 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 145 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 146 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 147 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 148 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA) |
| 149 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ |
| 150 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 151 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 152 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \ |
| 153 | CF_CACR_DCM_P) |
| 154 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 155 | /*----------------------------------------------------------------------- |
| 156 | * Chipselect bank definitions |
| 157 | */ |
| 158 | /* |
| 159 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 160 | * CS1 - CompactFlash and registers |
| 161 | * CS2 - NAND Flash 16, 32, or 64MB |
| 162 | * CS3 - Available |
| 163 | * CS4 - Available |
| 164 | * CS5 - Available |
| 165 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_CS0_BASE 0 |
| 167 | #define CONFIG_SYS_CS0_MASK 0x007f0001 |
| 168 | #define CONFIG_SYS_CS0_CTRL 0x00001fa0 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 169 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_CS1_BASE 0x10000000 |
| 171 | #define CONFIG_SYS_CS1_MASK 0x001f0001 |
| 172 | #define CONFIG_SYS_CS1_CTRL 0x002A3780 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 173 | |
stany MARCEL | 5ac9ea6 | 2011-10-19 00:17:13 +0800 | [diff] [blame] | 174 | #ifdef CONFIG_NANDFLASH_SIZE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_CS2_BASE 0x20000000 |
stany MARCEL | 5ac9ea6 | 2011-10-19 00:17:13 +0800 | [diff] [blame] | 176 | #define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_CS2_CTRL 0x00001f60 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 178 | #endif |
| 179 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 180 | #endif /* _M5329EVB_H */ |