blob: ed683b44d544986b0df9e3cfb4d052856fc94b8f [file] [log] [blame]
wdenkf6f96f72003-07-15 20:04:06 +00001/*
2 * armboot - Startup Code for ARM925 CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
6 * ----- Adapted for OMAP1510 from ARM920 code ------
7 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02008 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020010 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenkf6f96f72003-07-15 20:04:06 +000011 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
Wolfgang Denka1be4762008-05-20 16:00:29 +020012 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
wdenkf6f96f72003-07-15 20:04:06 +000013 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
Wolfgang Denk0191e472010-10-26 14:34:52 +020033#include <asm-offsets.h>
wdenkf6f96f72003-07-15 20:04:06 +000034#include <config.h>
35#include <version.h>
36
wdenkf6f96f72003-07-15 20:04:06 +000037/*
38 *************************************************************************
39 *
40 * Jump vector table as in table 3.1 in [1]
41 *
42 *************************************************************************
43 */
44
45
46.globl _start
47_start: b reset
48 ldr pc, _undefined_instruction
49 ldr pc, _software_interrupt
50 ldr pc, _prefetch_abort
51 ldr pc, _data_abort
52 ldr pc, _not_used
53 ldr pc, _irq
54 ldr pc, _fiq
55
56_undefined_instruction: .word undefined_instruction
57_software_interrupt: .word software_interrupt
58_prefetch_abort: .word prefetch_abort
59_data_abort: .word data_abort
60_not_used: .word not_used
61_irq: .word irq
62_fiq: .word fiq
63
64 .balignl 16,0xdeadbeef
65
66
67/*
68 *************************************************************************
69 *
70 * Startup Code (reset vector)
71 *
72 * do important init only if we don't start from memory!
73 * setup Memory and board specific bits prior to relocation.
74 * relocate armboot to ram
75 * setup stack
76 *
77 *************************************************************************
78 */
79
Heiko Schocherdf329fb2010-09-17 13:10:44 +020080.globl _TEXT_BASE
wdenkf6f96f72003-07-15 20:04:06 +000081_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000082#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
83 .word CONFIG_SPL_TEXT_BASE
84#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020085 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000086#endif
wdenkf6f96f72003-07-15 20:04:06 +000087
wdenkf6f96f72003-07-15 20:04:06 +000088/*
wdenk927034e2004-02-08 19:38:38 +000089 * These are defined in the board-specific linker script.
Albert Aribaud126897e2010-11-25 22:45:02 +010090 * Subtracting _start from them lets the linker put their
91 * relative position in the executable instead of leaving
92 * them null.
wdenkf6f96f72003-07-15 20:04:06 +000093 */
Albert Aribaud126897e2010-11-25 22:45:02 +010094.globl _bss_start_ofs
95_bss_start_ofs:
96 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +000097
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000098.globl _image_copy_end_ofs
99_image_copy_end_ofs:
100 .word __image_copy_end - _start
101
Albert Aribaud126897e2010-11-25 22:45:02 +0100102.globl _bss_end_ofs
103_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000104 .word __bss_end - _start
wdenkf6f96f72003-07-15 20:04:06 +0000105
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000106.globl _end_ofs
107_end_ofs:
108 .word _end - _start
109
wdenkf6f96f72003-07-15 20:04:06 +0000110#ifdef CONFIG_USE_IRQ
111/* IRQ stack memory (calculated at run-time) */
112.globl IRQ_STACK_START
113IRQ_STACK_START:
114 .word 0x0badc0de
115
116/* IRQ stack memory (calculated at run-time) */
117.globl FIQ_STACK_START
118FIQ_STACK_START:
119 .word 0x0badc0de
120#endif
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200121
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200122/* IRQ stack memory (calculated at run-time) + 8 bytes */
123.globl IRQ_STACK_START_IN
124IRQ_STACK_START_IN:
125 .word 0x0badc0de
126
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200127/*
128 * the actual reset code
129 */
130
131reset:
132 /*
133 * set the cpu to SVC32 mode
134 */
135 mrs r0,cpsr
136 bic r0,r0,#0x1f
137 orr r0,r0,#0xd3
138 msr cpsr,r0
139
140 /*
141 * Set up 925T mode
142 */
143 mov r1, #0x81 /* Set ARM925T configuration. */
144 mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
145
146 /*
147 * turn off the watchdog, unlock/diable sequence
148 */
149 mov r1, #0xF5
150 ldr r0, =WDTIM_MODE
151 strh r1, [r0]
152 mov r1, #0xA0
153 strh r1, [r0]
154
155 /*
156 * mask all IRQs by setting all bits in the INTMR - default
157 */
158 mov r1, #0xffffffff
159 ldr r0, =REG_IHL1_MIR
160 str r1, [r0]
161 ldr r0, =REG_IHL2_MIR
162 str r1, [r0]
163
164 /*
165 * wait for dpll to lock
166 */
167 ldr r0, =CK_DPLL1
168 mov r1, #0x10
169 strh r1, [r0]
170poll1:
171 ldrh r1, [r0]
172 ands r1, r1, #0x01
173 beq poll1
174
175 /*
176 * we do sys-critical inits only at reboot,
177 * not when booting from ram!
178 */
179#ifndef CONFIG_SKIP_LOWLEVEL_INIT
180 bl cpu_init_crit
181#endif
182
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000183 bl _main
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200184
185/*------------------------------------------------------------------------------*/
186
187/*
188 * void relocate_code (addr_sp, gd, addr_moni)
189 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000190 * This function relocates the monitor code.
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200191 */
192 .globl relocate_code
193relocate_code:
194 mov r4, r0 /* save addr_sp */
195 mov r5, r1 /* save addr of gd */
196 mov r6, r2 /* save addr of destination */
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200197
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200198 adr r0, _start
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000199 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000200 beq relocate_done /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100201 mov r1, r6 /* r1 <- scratch for copy_loop */
Benoît Thébaudeau03bae032013-04-11 09:35:46 +0000202 ldr r3, _image_copy_end_ofs
Albert Aribaud126897e2010-11-25 22:45:02 +0100203 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200204
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200205copy_loop:
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000206 ldmia r0!, {r10-r11} /* copy from source address [r0] */
207 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200208 cmp r0, r2 /* until source end address [r2] */
209 blo copy_loop
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200210
Aneesh V552a3192011-07-13 05:11:07 +0000211#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100212 /*
213 * fix .rel.dyn relocations
214 */
215 ldr r0, _TEXT_BASE /* r0 <- Text base */
Albert Aribaud126897e2010-11-25 22:45:02 +0100216 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
217 add r10, r10, r0 /* r10 <- sym table in FLASH */
218 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
219 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
220 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
221 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200222fixloop:
Albert Aribaud126897e2010-11-25 22:45:02 +0100223 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
224 add r0, r0, r9 /* r0 <- location to fix up in RAM */
225 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100226 and r7, r1, #0xff
227 cmp r7, #23 /* relative fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100228 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100229 cmp r7, #2 /* absolute fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100230 beq fixabs
231 /* ignore unknown type of fixup */
232 b fixnext
233fixabs:
234 /* absolute fix: set location to (offset) symbol value */
235 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
236 add r1, r10, r1 /* r1 <- address of symbol in table */
237 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100238 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud126897e2010-11-25 22:45:02 +0100239 b fixnext
240fixrel:
241 /* relative fix: increase location by offset */
242 ldr r1, [r0]
243 add r1, r1, r9
244fixnext:
245 str r1, [r0]
246 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200247 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200248 blo fixloop
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200249#endif
wdenkf6f96f72003-07-15 20:04:06 +0000250
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000251relocate_done:
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200252
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200253 mov pc, lr
254
Albert Aribaud126897e2010-11-25 22:45:02 +0100255_rel_dyn_start_ofs:
256 .word __rel_dyn_start - _start
257_rel_dyn_end_ofs:
258 .word __rel_dyn_end - _start
259_dynsym_start_ofs:
260 .word __dynsym_start - _start
261
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000262 .globl c_runtime_cpu_setup
263c_runtime_cpu_setup:
264
265 mov pc, lr
266
wdenkf6f96f72003-07-15 20:04:06 +0000267/*
268 *************************************************************************
269 *
270 * CPU_init_critical registers
271 *
272 * setup important registers
273 * setup memory timing
274 *
275 *************************************************************************
276 */
277
278
279cpu_init_crit:
280 /*
281 * flush v4 I/D caches
282 */
283 mov r0, #0
284 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
285 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
286
287 /*
288 * disable MMU stuff and caches
289 */
290 mrc p15, 0, r0, c1, c0, 0
291 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
292 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
293 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
294 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
295 mcr p15, 0, r0, c1, c0, 0
296
297 /*
298 * Go setup Memory and board specific bits prior to relocation.
299 */
300 mov ip, lr /* perserve link reg across call */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200301 bl lowlevel_init /* go setup pll,mux,memory */
wdenkf6f96f72003-07-15 20:04:06 +0000302 mov lr, ip /* restore link */
303 mov pc, lr /* back to my caller */
304/*
305 *************************************************************************
306 *
307 * Interrupt handling
308 *
309 *************************************************************************
310 */
311
312@
313@ IRQ stack frame.
314@
315#define S_FRAME_SIZE 72
316
317#define S_OLD_R0 68
318#define S_PSR 64
319#define S_PC 60
320#define S_LR 56
321#define S_SP 52
322
323#define S_IP 48
324#define S_FP 44
325#define S_R10 40
326#define S_R9 36
327#define S_R8 32
328#define S_R7 28
329#define S_R6 24
330#define S_R5 20
331#define S_R4 16
332#define S_R3 12
333#define S_R2 8
334#define S_R1 4
335#define S_R0 0
336
337#define MODE_SVC 0x13
338#define I_BIT 0x80
339
340/*
341 * use bad_save_user_regs for abort/prefetch/undef/swi ...
342 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
343 */
344
345 .macro bad_save_user_regs
346 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
347 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
348
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200349 ldr r2, IRQ_STACK_START_IN
wdenkf6f96f72003-07-15 20:04:06 +0000350 ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
351 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
352
353 add r5, sp, #S_SP
354 mov r1, lr
355 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
356 mov r0, sp @ save current stack into r0 (param register)
357 .endm
358
359 .macro irq_save_user_regs
360 sub sp, sp, #S_FRAME_SIZE
361 stmia sp, {r0 - r12} @ Calling r0-r12
362 add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
363 stmdb r8, {sp, lr}^ @ Calling SP, LR
364 str lr, [r8, #0] @ Save calling PC
365 mrs r6, spsr
366 str r6, [r8, #4] @ Save CPSR
367 str r0, [r8, #8] @ Save OLD_R0
368 mov r0, sp
369 .endm
370
371 .macro irq_restore_user_regs
372 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
373 mov r0, r0
374 ldr lr, [sp, #S_PC] @ Get PC
375 add sp, sp, #S_FRAME_SIZE
376 subs pc, lr, #4 @ return & move spsr_svc into cpsr
377 .endm
378
379 .macro get_bad_stack
Heiko Schocherdf329fb2010-09-17 13:10:44 +0200380 ldr r13, IRQ_STACK_START_IN
wdenkf6f96f72003-07-15 20:04:06 +0000381
382 str lr, [r13] @ save caller lr in position 0 of saved stack
383 mrs lr, spsr @ get the spsr
384 str lr, [r13, #4] @ save spsr in position 1 of saved stack
385
386 mov r13, #MODE_SVC @ prepare SVC-Mode
387 @ msr spsr_c, r13
388 msr spsr, r13 @ switch modes, make sure moves will execute
389 mov lr, pc @ capture return pc
390 movs pc, lr @ jump to next instruction & switch modes.
391 .endm
392
393 .macro get_irq_stack @ setup IRQ stack
394 ldr sp, IRQ_STACK_START
395 .endm
396
397 .macro get_fiq_stack @ setup FIQ stack
398 ldr sp, FIQ_STACK_START
399 .endm
400
401/*
402 * exception handlers
403 */
404 .align 5
405undefined_instruction:
406 get_bad_stack
407 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200408 bl do_undefined_instruction
wdenkf6f96f72003-07-15 20:04:06 +0000409
410 .align 5
411software_interrupt:
412 get_bad_stack
413 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200414 bl do_software_interrupt
wdenkf6f96f72003-07-15 20:04:06 +0000415
416 .align 5
417prefetch_abort:
418 get_bad_stack
419 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200420 bl do_prefetch_abort
wdenkf6f96f72003-07-15 20:04:06 +0000421
422 .align 5
423data_abort:
424 get_bad_stack
425 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200426 bl do_data_abort
wdenkf6f96f72003-07-15 20:04:06 +0000427
428 .align 5
429not_used:
430 get_bad_stack
431 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200432 bl do_not_used
wdenkf6f96f72003-07-15 20:04:06 +0000433
434#ifdef CONFIG_USE_IRQ
435
436 .align 5
437irq:
438 get_irq_stack
439 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200440 bl do_irq
wdenkf6f96f72003-07-15 20:04:06 +0000441 irq_restore_user_regs
442
443 .align 5
444fiq:
445 get_fiq_stack
446 /* someone ought to write a more effiction fiq_save_user_regs */
447 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200448 bl do_fiq
wdenkf6f96f72003-07-15 20:04:06 +0000449 irq_restore_user_regs
450
451#else
452
453 .align 5
454irq:
455 get_bad_stack
456 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200457 bl do_irq
wdenkf6f96f72003-07-15 20:04:06 +0000458
459 .align 5
460fiq:
461 get_bad_stack
462 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200463 bl do_fiq
wdenkf6f96f72003-07-15 20:04:06 +0000464
465#endif
466
467 .align 5
468.globl reset_cpu
469reset_cpu:
470 ldr r1, rstctl1 /* get clkm1 reset ctl */
wdenke58b0dc2003-07-27 00:21:01 +0000471 mov r3, #0x3 /* dsp_en + arm_rst = global reset */
472 strh r3, [r1] /* force reset */
473 mov r0, r0
wdenkf6f96f72003-07-15 20:04:06 +0000474_loop_forever:
475 b _loop_forever
476rstctl1:
477 .word 0xfffece10