blob: 9a3cdb3cf8026c84561035f3c402679f276dacab [file] [log] [blame]
Igor Lisitsin95bcd382007-03-28 19:06:19 +04001/*
2 * (C) Copyright 2007
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Sergei Poselenov3190dbe2007-07-05 08:17:37 +02005 * Author: Igor Lisitsin <igor@emcraft.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Igor Lisitsin95bcd382007-03-28 19:06:19 +04008 */
9
10#include <common.h>
11
12/*
13 * SPR test
14 *
15 * The test checks the contents of Special Purpose Registers (SPR) listed
16 * in the spr_test_list array below.
17 * Each SPR value is read using mfspr instruction, some bits are masked
18 * according to the table and the resulting value is compared to the
19 * corresponding table value.
20 */
21
Igor Lisitsin95bcd382007-03-28 19:06:19 +040022#include <post.h>
23
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#if CONFIG_POST & CONFIG_SYS_POST_SPR
Igor Lisitsin95bcd382007-03-28 19:06:19 +040025
Sergei Poselenov3190dbe2007-07-05 08:17:37 +020026#include <asm/processor.h>
27
Anatolij Gustschin29e18592008-02-25 20:04:20 +010028#ifdef CONFIG_4xx_DCACHE
29#include <asm/mmu.h>
30
31DECLARE_GLOBAL_DATA_PTR;
32#endif
33
Wolfgang Denka0453aa2007-07-10 00:01:28 +020034static struct {
35 int number;
36 char * name;
37 unsigned long mask;
38 unsigned long value;
Igor Lisitsin95bcd382007-03-28 19:06:19 +040039} spr_test_list [] = {
40 /* Standard Special-Purpose Registers */
41
42 {0x001, "XER", 0x00000000, 0x00000000},
43 {0x008, "LR", 0x00000000, 0x00000000},
44 {0x009, "CTR", 0x00000000, 0x00000000},
45 {0x016, "DEC", 0x00000000, 0x00000000},
46 {0x01a, "SRR0", 0x00000000, 0x00000000},
47 {0x01b, "SRR1", 0x00000000, 0x00000000},
48 {0x110, "SPRG0", 0x00000000, 0x00000000},
49 {0x111, "SPRG1", 0x00000000, 0x00000000},
50 {0x112, "SPRG2", 0x00000000, 0x00000000},
51 {0x113, "SPRG3", 0x00000000, 0x00000000},
52 {0x11f, "PVR", 0x00000000, 0x00000000},
53
Sergei Poselenov3190dbe2007-07-05 08:17:37 +020054 /* Additional Special-Purpose Registers.
Wolfgang Denka0453aa2007-07-10 00:01:28 +020055 * The values must match the initialization
Stefan Roese88fbf932010-04-15 16:07:28 +020056 * values from arch/powerpc/cpu/ppc4xx/start.S
Sergei Poselenov3190dbe2007-07-05 08:17:37 +020057 */
Igor Lisitsin95bcd382007-03-28 19:06:19 +040058 {0x30, "PID", 0x00000000, 0x00000000},
59 {0x3a, "CSRR0", 0x00000000, 0x00000000},
60 {0x3b, "CSRR1", 0x00000000, 0x00000000},
61 {0x3d, "DEAR", 0x00000000, 0x00000000},
62 {0x3e, "ESR", 0x00000000, 0x00000000},
Stefan Roese37628252008-08-06 14:05:38 +020063#ifdef CONFIG_440
Igor Lisitsin95bcd382007-03-28 19:06:19 +040064 {0x3f, "IVPR", 0xffff0000, 0x00000000},
Stefan Roese37628252008-08-06 14:05:38 +020065#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +040066 {0x100, "USPRG0", 0x00000000, 0x00000000},
67 {0x104, "SPRG4", 0x00000000, 0x00000000},
68 {0x105, "SPRG5", 0x00000000, 0x00000000},
69 {0x106, "SPRG6", 0x00000000, 0x00000000},
70 {0x107, "SPRG7", 0x00000000, 0x00000000},
71 {0x10c, "TBL", 0x00000000, 0x00000000},
72 {0x10d, "TBU", 0x00000000, 0x00000000},
Niklaus Gigera9e82d22008-01-14 14:04:42 +010073#ifdef CONFIG_440
Igor Lisitsin95bcd382007-03-28 19:06:19 +040074 {0x11e, "PIR", 0x0000000f, 0x00000000},
Niklaus Gigera9e82d22008-01-14 14:04:42 +010075#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +040076 {0x130, "DBSR", 0x00000000, 0x00000000},
77 {0x134, "DBCR0", 0x00000000, 0x00000000},
78 {0x135, "DBCR1", 0x00000000, 0x00000000},
79 {0x136, "DBCR2", 0x00000000, 0x00000000},
80 {0x138, "IAC1", 0x00000000, 0x00000000},
81 {0x139, "IAC2", 0x00000000, 0x00000000},
82 {0x13a, "IAC3", 0x00000000, 0x00000000},
83 {0x13b, "IAC4", 0x00000000, 0x00000000},
84 {0x13c, "DAC1", 0x00000000, 0x00000000},
85 {0x13d, "DAC2", 0x00000000, 0x00000000},
86 {0x13e, "DVC1", 0x00000000, 0x00000000},
87 {0x13f, "DVC2", 0x00000000, 0x00000000},
88 {0x150, "TSR", 0x00000000, 0x00000000},
89 {0x154, "TCR", 0x00000000, 0x00000000},
Niklaus Gigera9e82d22008-01-14 14:04:42 +010090#ifdef CONFIG_440
Sergei Poselenov3190dbe2007-07-05 08:17:37 +020091 {0x190, "IVOR0", 0x0000fff0, 0x00000100},
92 {0x191, "IVOR1", 0x0000fff0, 0x00000200},
93 {0x192, "IVOR2", 0x0000fff0, 0x00000300},
94 {0x193, "IVOR3", 0x0000fff0, 0x00000400},
95 {0x194, "IVOR4", 0x0000fff0, 0x00000500},
96 {0x195, "IVOR5", 0x0000fff0, 0x00000600},
97 {0x196, "IVOR6", 0x0000fff0, 0x00000700},
98 {0x197, "IVOR7", 0x0000fff0, 0x00000800},
99 {0x198, "IVOR8", 0x0000fff0, 0x00000c00},
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400100 {0x199, "IVOR9", 0x00000000, 0x00000000},
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200101 {0x19a, "IVOR10", 0x0000fff0, 0x00000900},
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400102 {0x19b, "IVOR11", 0x00000000, 0x00000000},
103 {0x19c, "IVOR12", 0x00000000, 0x00000000},
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200104 {0x19d, "IVOR13", 0x0000fff0, 0x00001300},
105 {0x19e, "IVOR14", 0x0000fff0, 0x00001400},
106 {0x19f, "IVOR15", 0x0000fff0, 0x00002000},
Niklaus Gigera9e82d22008-01-14 14:04:42 +0100107#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400108 {0x23a, "MCSRR0", 0x00000000, 0x00000000},
109 {0x23b, "MCSRR1", 0x00000000, 0x00000000},
110 {0x23c, "MCSR", 0x00000000, 0x00000000},
111 {0x370, "INV0", 0x00000000, 0x00000000},
112 {0x371, "INV1", 0x00000000, 0x00000000},
113 {0x372, "INV2", 0x00000000, 0x00000000},
114 {0x373, "INV3", 0x00000000, 0x00000000},
115 {0x374, "ITV0", 0x00000000, 0x00000000},
116 {0x375, "ITV1", 0x00000000, 0x00000000},
117 {0x376, "ITV2", 0x00000000, 0x00000000},
118 {0x377, "ITV3", 0x00000000, 0x00000000},
119 {0x378, "CCR1", 0x00000000, 0x00000000},
120 {0x390, "DNV0", 0x00000000, 0x00000000},
121 {0x391, "DNV1", 0x00000000, 0x00000000},
122 {0x392, "DNV2", 0x00000000, 0x00000000},
123 {0x393, "DNV3", 0x00000000, 0x00000000},
124 {0x394, "DTV0", 0x00000000, 0x00000000},
125 {0x395, "DTV1", 0x00000000, 0x00000000},
126 {0x396, "DTV2", 0x00000000, 0x00000000},
127 {0x397, "DTV3", 0x00000000, 0x00000000},
Niklaus Gigera9e82d22008-01-14 14:04:42 +0100128#ifdef CONFIG_440
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200129 {0x398, "DVLIM", 0x0fc1f83f, 0x0001f800},
130 {0x399, "IVLIM", 0x0fc1f83f, 0x0001f800},
Niklaus Gigera9e82d22008-01-14 14:04:42 +0100131#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400132 {0x39b, "RSTCFG", 0x00000000, 0x00000000},
133 {0x39c, "DCDBTRL", 0x00000000, 0x00000000},
134 {0x39d, "DCDBTRH", 0x00000000, 0x00000000},
135 {0x39e, "ICDBTRL", 0x00000000, 0x00000000},
136 {0x39f, "ICDBTRH", 0x00000000, 0x00000000},
137 {0x3b2, "MMUCR", 0x00000000, 0x00000000},
138 {0x3b3, "CCR0", 0x00000000, 0x00000000},
139 {0x3d3, "ICDBDR", 0x00000000, 0x00000000},
140 {0x3f3, "DBDR", 0x00000000, 0x00000000},
141};
142
Mike Frysinger83a687b2011-05-10 07:28:35 +0000143static int spr_test_list_size = ARRAY_SIZE(spr_test_list);
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400144
145int spr_post_test (int flags)
146{
147 int ret = 0;
148 int i;
149
150 unsigned long code[] = {
151 0x7c6002a6, /* mfspr r3,SPR */
152 0x4e800020 /* blr */
153 };
154 unsigned long (*get_spr) (void) = (void *) code;
155
Anatolij Gustschin29e18592008-02-25 20:04:20 +0100156#ifdef CONFIG_4xx_DCACHE
157 /* disable cache */
158 change_tlb(gd->bd->bi_memstart, gd->bd->bi_memsize, TLB_WORD2_I_ENABLE);
159#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400160 for (i = 0; i < spr_test_list_size; i++) {
161 int num = spr_test_list[i].number;
162
163 /* mfspr r3,num */
164 code[0] = 0x7c6002a6 | ((num & 0x1F) << 16) | ((num & 0x3E0) << 6);
165
166 asm volatile ("isync");
167
168 if ((get_spr () & spr_test_list[i].mask) !=
169 (spr_test_list[i].value & spr_test_list[i].mask)) {
170 post_log ("The value of %s special register "
171 "is incorrect: 0x%08X\n",
172 spr_test_list[i].name, get_spr ());
173 ret = -1;
174 }
175 }
Anatolij Gustschin29e18592008-02-25 20:04:20 +0100176#ifdef CONFIG_4xx_DCACHE
177 /* enable cache */
178 change_tlb(gd->bd->bi_memstart, gd->bd->bi_memsize, 0);
179#endif
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400180
181 return ret;
182}
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#endif /* CONFIG_POST & CONFIG_SYS_POST_SPR */