blob: 45ce944eb10d688b94f2f75cc3f21d72c04d18da [file] [log] [blame]
Heiko Schocherac1956e2006-04-20 08:42:42 +02001/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00002 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02003 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02004 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocherac1956e2006-04-20 08:42:42 +02007 */
8
Jens Scharsig2686eff2012-05-02 00:57:08 +00009#ifndef _CONFIG_EB_CPU5282_H_
10#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020011
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020012#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020013
Jens Scharsig772d9b02009-07-24 10:31:48 +020014/*----------------------------------------------------------------------*
15 * High Level Configuration Options (easy to change) *
16 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020017
Heiko Schocherac1956e2006-04-20 08:42:42 +020018#define CONFIG_MISC_INIT_R
19
TsiChungLiewceaf3332007-08-15 19:55:10 -050020#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020022
Jens Scharsig772d9b02009-07-24 10:31:48 +020023#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020024
25#define CONFIG_BOOTCOMMAND "printenv"
26
Jens Scharsig772d9b02009-07-24 10:31:48 +020027/*----------------------------------------------------------------------*
28 * Options *
29 *----------------------------------------------------------------------*/
30
31#define CONFIG_BOOT_RETRY_TIME -1
32#define CONFIG_RESET_TO_RETRY
33#define CONFIG_SPLASH_SCREEN
34
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000035#define CONFIG_HW_WATCHDOG
36
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000037#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000038
Jens Scharsig772d9b02009-07-24 10:31:48 +020039/*----------------------------------------------------------------------*
40 * Configuration for environment *
41 * Environment is in the second sector of the first 256k of flash *
42 *----------------------------------------------------------------------*/
43
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000044#define CONFIG_ENV_ADDR 0xFF040000
45#define CONFIG_ENV_SECT_SIZE 0x00020000
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020046#define CONFIG_ENV_IS_IN_FLASH 1
Heiko Schocherac1956e2006-04-20 08:42:42 +020047
Jon Loeligerdbb2b542007-07-07 20:56:05 -050048/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050049 * BOOTP options
50 */
51#define CONFIG_BOOTP_BOOTFILESIZE
52#define CONFIG_BOOTP_BOOTPATH
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55
Jon Loeligerf5709d12007-07-10 09:02:57 -050056/*
Jon Loeligerdbb2b542007-07-07 20:56:05 -050057 * Command line configuration.
58 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000059#define CONFIG_CMDLINE_EDITING
Jon Loeligerdbb2b542007-07-07 20:56:05 -050060
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050061#define CONFIG_MCFTMR
62
Jens Scharsig772d9b02009-07-24 10:31:48 +020063#define CONFIG_SYS_LONGHELP 1
Heiko Schocherac1956e2006-04-20 08:42:42 +020064
Jens Scharsig772d9b02009-07-24 10:31:48 +020065#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020066#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
67#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
68#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020069
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_LOAD_ADDR 0x20000
Heiko Schocherac1956e2006-04-20 08:42:42 +020071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_MEMTEST_START 0x100000
73#define CONFIG_SYS_MEMTEST_END 0x400000
74/*#define CONFIG_SYS_DRAM_TEST 1 */
75#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020076
Jens Scharsig772d9b02009-07-24 10:31:48 +020077/*----------------------------------------------------------------------*
78 * Clock and PLL Configuration *
79 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000080#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020081
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000082/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020083
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000084#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020085#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020086
Jens Scharsig772d9b02009-07-24 10:31:48 +020087/*----------------------------------------------------------------------*
88 * Network *
89 *----------------------------------------------------------------------*/
90
91#define CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020092#define CONFIG_MII 1
93#define CONFIG_MII_INIT 1
94#define CONFIG_SYS_DISCOVER_PHY
95#define CONFIG_SYS_RX_ETH_BUFFER 8
96#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
97
98#define CONFIG_SYS_FEC0_PINMUX 0
99#define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
100#define MCFFEC_TOUT_LOOP 50000
101
Jens Scharsig772d9b02009-07-24 10:31:48 +0200102#define CONFIG_OVERWRITE_ETHADDR_ONCE
103
104/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +0200105 * Low Level Configuration Settings
106 * (address mappings, register initial values, etc.)
107 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +0200108 *-----------------------------------------------------------------------*/
109
110#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200111
Heiko Schocherac1956e2006-04-20 08:42:42 +0200112/*-----------------------------------------------------------------------
113 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +0200114 *-----------------------------------------------------------------------*/
115
116#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000117#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +0200118#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200119 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +0200121
122/*-----------------------------------------------------------------------
123 * Start addresses for the final memory configuration
124 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200126 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000127#define CONFIG_SYS_SDRAM_BASE0 0x00000000
128#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200129
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000130#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
131#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_MONITOR_LEN 0x20000
Jens Scharsig (BuS Elektronik)ef1030c2013-09-23 08:26:41 +0200134#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200136
137/*
138 * For booting Linux, the board info and command line data
139 * have to be in the first 8 MB of memory, since this is
140 * the maximum mapped by the Linux kernel during initialization ??
141 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200142#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200143
144/*-----------------------------------------------------------------------
145 * FLASH organization
146 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000147#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200148
149#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
150#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
151#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
152
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000153#define CONFIG_SYS_MAX_FLASH_SECT 128
154#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
156#define CONFIG_SYS_FLASH_PROTECTION
Heiko Schocherac1956e2006-04-20 08:42:42 +0200157
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000158#define CONFIG_SYS_FLASH_CFI
159#define CONFIG_FLASH_CFI_DRIVER
160#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
161#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
162
163#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
164
Heiko Schocherac1956e2006-04-20 08:42:42 +0200165/*-----------------------------------------------------------------------
166 * Cache Configuration
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_CACHELINE_SIZE 16
Heiko Schocherac1956e2006-04-20 08:42:42 +0200169
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600170#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200171 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600172#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200173 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600174#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
175#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
176 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
177 CF_ACR_EN | CF_ACR_SM_ALL)
178#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
179 CF_CACR_CEIB | CF_CACR_DBWE | \
180 CF_CACR_EUSP)
181
Heiko Schocherac1956e2006-04-20 08:42:42 +0200182/*-----------------------------------------------------------------------
183 * Memory bank definitions
184 */
185
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000186#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000187#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000188#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200189
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000190#define CONFIG_SYS_CS2_BASE 0xE0000000
191#define CONFIG_SYS_CS2_CTRL 0x00001980
192#define CONFIG_SYS_CS2_MASK 0x000F0001
193
194#define CONFIG_SYS_CS3_BASE 0xE0100000
195#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000196#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200197
198/*-----------------------------------------------------------------------
199 * Port configuration
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
202#define CONFIG_SYS_PADDR 0x0000000
203#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
206#define CONFIG_SYS_PBDDR 0x0000000
207#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
210#define CONFIG_SYS_PCDDR 0x0000000
211#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
214#define CONFIG_SYS_PCDDR 0x0000000
215#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200216
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000217#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200219#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_DDRUA 0x05
221#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200222
223/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000224 * I2C
225 */
226
Heiko Schocherf2850742012-10-24 13:48:22 +0200227#define CONFIG_SYS_I2C
228#define CONFIG_SYS_I2C_FSL
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000229
Heiko Schocherf2850742012-10-24 13:48:22 +0200230#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000231#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
232
Heiko Schocherf2850742012-10-24 13:48:22 +0200233#define CONFIG_SYS_FSL_I2C_SPEED 100000
234#define CONFIG_SYS_FSL_I2C_SLAVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000235
236#ifdef CONFIG_CMD_DATE
237#define CONFIG_RTC_DS1338
238#define CONFIG_I2C_RTC_ADDR 0x68
239#endif
240
241/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200242 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200243 */
244
Jens Scharsig772d9b02009-07-24 10:31:48 +0200245#ifdef CONFIG_VIDEO
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000246#define CONFIG_VIDEO_VCXK 1
Jens Scharsig772d9b02009-07-24 10:31:48 +0200247
248#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
249#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000250#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200251
252#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
253#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
254#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
255
256#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
257#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
258#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
259
260#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
261#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
262#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
263
264#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
265#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
266#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200267
Jens Scharsig772d9b02009-07-24 10:31:48 +0200268#endif /* CONFIG_VIDEO */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200269#endif /* _CONFIG_M5282EVB_H */
270/*---------------------------------------------------------------------*/