blob: 88cae59e8f5bab673fe15a64897757f4e4ca99fb [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
Detlev Zundel27e2e472009-03-30 00:31:34 +02002 * (C) Copyright 2008-2009
3 * Andreas Pfefferle, DENX Software Engineering, ap@denx.de.
4 *
5 * (C) Copyright 2009
6 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
wdenk4ca32362004-12-16 15:52:40 +00007 *
8 * (C) Copyright 2004
9 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
10 *
11 * (C) Copyright 2004
12 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
13 *
Detlev Zundel27e2e472009-03-30 00:31:34 +020014 * (C) Copyright 2003-2004
15 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
16 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020017 * SPDX-License-Identifier: GPL-2.0+
wdenk4ca32362004-12-16 15:52:40 +000018 */
19
Detlev Zundel69064962009-03-30 00:31:35 +020020#include <asm/io.h>
wdenk4ca32362004-12-16 15:52:40 +000021#include <common.h>
22#include <mpc5xxx.h>
23#include <pci.h>
24
Marian Balakowicz209d5132007-11-15 13:29:55 +010025#if defined(CONFIG_DDR_MT46V16M16)
wdenk4ca32362004-12-16 15:52:40 +000026#include "mt46v16m16-75.h"
Marian Balakowicz209d5132007-11-15 13:29:55 +010027#elif defined(CONFIG_SDR_MT48LC16M16A2)
wdenk4ca32362004-12-16 15:52:40 +000028#include "mt48lc16m16a2-75.h"
Marian Balakowicz209d5132007-11-15 13:29:55 +010029#elif defined(CONFIG_DDR_MT46V32M16)
30#include "mt46v32m16.h"
31#elif defined(CONFIG_DDR_HYB25D512160BF)
32#include "hyb25d512160bf.h"
33#elif defined(CONFIG_DDR_K4H511638C)
34#include "k4h511638c.h"
35#else
36#error "INKA4x0 SDRAM: invalid chip type specified!"
wdenk4ca32362004-12-16 15:52:40 +000037#endif
38
Simon Glass39f90ba2017-03-31 08:40:25 -060039DECLARE_GLOBAL_DATA_PTR;
40
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#ifndef CONFIG_SYS_RAMBOOT
wdenk4ca32362004-12-16 15:52:40 +000042static void sdram_start (int hi_addr)
43{
Detlev Zundelaf771d12009-03-30 00:31:36 +020044 volatile struct mpc5xxx_sdram *sdram =
45 (struct mpc5xxx_sdram *)MPC5XXX_SDRAM;
wdenk4ca32362004-12-16 15:52:40 +000046 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
47
48 /* unlock mode register */
Detlev Zundelaf771d12009-03-30 00:31:36 +020049 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000000 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000050
51 /* precharge all banks */
Detlev Zundelaf771d12009-03-30 00:31:36 +020052 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000002 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000053
54#if SDRAM_DDR
55 /* set mode register: extended mode */
Detlev Zundelaf771d12009-03-30 00:31:36 +020056 out_be32(&sdram->mode, SDRAM_EMODE);
wdenk4ca32362004-12-16 15:52:40 +000057
58 /* set mode register: reset DLL */
Detlev Zundelaf771d12009-03-30 00:31:36 +020059 out_be32(&sdram->mode, SDRAM_MODE | 0x04000000);
wdenk4ca32362004-12-16 15:52:40 +000060#endif
61
62 /* precharge all banks */
Detlev Zundelaf771d12009-03-30 00:31:36 +020063 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000002 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000064
65 /* auto refresh */
Detlev Zundelaf771d12009-03-30 00:31:36 +020066 out_be32(&sdram->ctrl, SDRAM_CONTROL | 0x80000004 | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000067
68 /* set mode register */
Detlev Zundelaf771d12009-03-30 00:31:36 +020069 out_be32(&sdram->mode, SDRAM_MODE);
wdenk4ca32362004-12-16 15:52:40 +000070
71 /* normal operation */
Detlev Zundelaf771d12009-03-30 00:31:36 +020072 out_be32(&sdram->ctrl, SDRAM_CONTROL | hi_addr_bit);
wdenk4ca32362004-12-16 15:52:40 +000073}
74#endif
75
76/*
Simon Glassd35f3382017-04-06 12:47:05 -060077 * ATTENTION: Although partially referenced dram_init does NOT make real use
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078 * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
wdenk4ca32362004-12-16 15:52:40 +000079 * is something else than 0x00000000.
80 */
81
Simon Glassd35f3382017-04-06 12:47:05 -060082int dram_init(void)
wdenk4ca32362004-12-16 15:52:40 +000083{
Detlev Zundelaf771d12009-03-30 00:31:36 +020084 volatile struct mpc5xxx_mmap_ctl *mm =
85 (struct mpc5xxx_mmap_ctl *) CONFIG_SYS_MBAR;
86 volatile struct mpc5xxx_cdm *cdm =
87 (struct mpc5xxx_cdm *) MPC5XXX_CDM;
88 volatile struct mpc5xxx_sdram *sdram =
89 (struct mpc5xxx_sdram *) MPC5XXX_SDRAM;
wdenk4ca32362004-12-16 15:52:40 +000090 ulong dramsize = 0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#ifndef CONFIG_SYS_RAMBOOT
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +010092 long test1, test2;
wdenk4ca32362004-12-16 15:52:40 +000093
94 /* setup SDRAM chip selects */
Detlev Zundelaf771d12009-03-30 00:31:36 +020095 out_be32(&mm->sdram0, 0x0000001c); /* 512MB at 0x0 */
96 out_be32(&mm->sdram1, 0x40000000); /* disabled */
wdenk4ca32362004-12-16 15:52:40 +000097
98 /* setup config registers */
Detlev Zundelaf771d12009-03-30 00:31:36 +020099 out_be32(&sdram->config1, SDRAM_CONFIG1);
100 out_be32(&sdram->config2, SDRAM_CONFIG2);
wdenk4ca32362004-12-16 15:52:40 +0000101
102#if SDRAM_DDR
103 /* set tap delay */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200104 out_be32(&cdm->porcfg, SDRAM_TAPDELAY);
wdenk4ca32362004-12-16 15:52:40 +0000105#endif
106
107 /* find RAM size using SDRAM CS0 only */
108 sdram_start(0);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109 test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
wdenk4ca32362004-12-16 15:52:40 +0000110 sdram_start(1);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111 test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);
wdenk4ca32362004-12-16 15:52:40 +0000112 if (test1 > test2) {
113 sdram_start(0);
114 dramsize = test1;
115 } else {
116 dramsize = test2;
117 }
118
119 /* memory smaller than 1MB is impossible */
120 if (dramsize < (1 << 20)) {
121 dramsize = 0;
122 }
123
124 /* set SDRAM CS0 size according to the amount of RAM found */
125 if (dramsize > 0) {
Detlev Zundelaf771d12009-03-30 00:31:36 +0200126 out_be32(&mm->sdram0, 0x13 +
127 __builtin_ffs(dramsize >> 20) - 1);
wdenk4ca32362004-12-16 15:52:40 +0000128 } else {
Detlev Zundelaf771d12009-03-30 00:31:36 +0200129 out_be32(&mm->sdram0, 0); /* disabled */
wdenk4ca32362004-12-16 15:52:40 +0000130 }
131
Detlev Zundelaf771d12009-03-30 00:31:36 +0200132 out_be32(&mm->sdram1, dramsize); /* disabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#else /* CONFIG_SYS_RAMBOOT */
wdenk4ca32362004-12-16 15:52:40 +0000134
135 /* retrieve size of memory connected to SDRAM CS0 */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200136 dramsize = in_be32(&mm->sdram0) & 0xFF;
wdenk4ca32362004-12-16 15:52:40 +0000137 if (dramsize >= 0x13) {
138 dramsize = (1 << (dramsize - 0x13)) << 20;
139 } else {
140 dramsize = 0;
141 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#endif /* CONFIG_SYS_RAMBOOT */
wdenk4ca32362004-12-16 15:52:40 +0000143
Simon Glass39f90ba2017-03-31 08:40:25 -0600144 gd->ram_size = dramsize;
145
146 return 0;
wdenk4ca32362004-12-16 15:52:40 +0000147}
148
149int checkboard (void)
150{
wdenk7f5ad442004-12-19 21:39:27 +0000151 puts ("Board: INKA 4X0\n");
wdenk4ca32362004-12-16 15:52:40 +0000152 return 0;
153}
154
155void flash_preinit(void)
156{
Detlev Zundelaf771d12009-03-30 00:31:36 +0200157 volatile struct mpc5xxx_lpb *lpb = (struct mpc5xxx_lpb *)MPC5XXX_LPB;
158
wdenk4ca32362004-12-16 15:52:40 +0000159 /*
160 * Now, when we are in RAM, enable flash write
161 * access for detection process.
Detlev Zundelaf771d12009-03-30 00:31:36 +0200162 * Note that CS_BOOT (CS0) cannot be cleared when
wdenk4ca32362004-12-16 15:52:40 +0000163 * executing in flash.
164 */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200165 clrbits_be32(&lpb->cs0_cfg, 0x1); /* clear RO */
wdenk4ca32362004-12-16 15:52:40 +0000166}
wdenk81414462005-01-31 22:09:11 +0000167
wdenk99408ba2005-02-24 22:44:16 +0000168int misc_init_f (void)
169{
Detlev Zundelaf771d12009-03-30 00:31:36 +0200170 volatile struct mpc5xxx_gpio *gpio =
171 (struct mpc5xxx_gpio *) MPC5XXX_GPIO;
172 volatile struct mpc5xxx_wu_gpio *wu_gpio =
173 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
174 volatile struct mpc5xxx_gpt *gpt;
Marian Balakowicz8cfe7a82007-11-15 13:24:43 +0100175 char tmp[10];
wdenkf189a0d2005-03-14 13:14:58 +0000176 int i, br;
177
Wolfgang Denk76af2782010-07-24 21:55:43 +0200178 i = getenv_f("brightness", tmp, sizeof(tmp));
wdenkf189a0d2005-03-14 13:14:58 +0000179 br = (i > 0)
180 ? (int) simple_strtoul (tmp, NULL, 10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181 : CONFIG_SYS_BRIGHTNESS;
wdenkf189a0d2005-03-14 13:14:58 +0000182 if (br > 255)
183 br = 255;
184
wdenkb995b0f2005-03-06 01:21:30 +0000185 /* Initialize GPIO output pins.
186 */
wdenka2b932d2005-06-27 13:30:03 +0000187 /* Configure GPT as GPIO output (and set them as they control low-active LEDs */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200188 for (i = 0; i <= 5; i++) {
189 gpt = (struct mpc5xxx_gpt *)(MPC5XXX_GPT + (i * 0x10));
190 out_be32(&gpt->emsr, 0x34);
191 }
wdenkb995b0f2005-03-06 01:21:30 +0000192
wdenkf189a0d2005-03-14 13:14:58 +0000193 /* Configure GPT7 as PWM timer, 1kHz, no ints. */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200194 gpt = (struct mpc5xxx_gpt *)(MPC5XXX_GPT + (7 * 0x10));
195 out_be32(&gpt->emsr, 0); /* Disable */
196 out_be32(&gpt->cir, 0x020000fe);
197 out_be32(&gpt->pwmcr, (br << 16));
198 out_be32(&gpt->emsr, 0x3); /* Enable PWM mode and start */
wdenkb995b0f2005-03-06 01:21:30 +0000199
200 /* Configure PSC3_6,7 as GPIO output */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200201 setbits_be32(&gpio->simple_gpioe, MPC5XXX_GPIO_SIMPLE_PSC3_6 |
202 MPC5XXX_GPIO_SIMPLE_PSC3_7);
203 setbits_be32(&gpio->simple_ddr, MPC5XXX_GPIO_SIMPLE_PSC3_6 |
204 MPC5XXX_GPIO_SIMPLE_PSC3_7);
wdenkb995b0f2005-03-06 01:21:30 +0000205
206 /* Configure PSC3_9 and GPIO_WKUP6,7 as GPIO output */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200207 setbits_8(&wu_gpio->enable, MPC5XXX_GPIO_WKUP_6 |
208 MPC5XXX_GPIO_WKUP_7 |
209 MPC5XXX_GPIO_WKUP_PSC3_9);
210 setbits_8(&wu_gpio->ddr, MPC5XXX_GPIO_WKUP_6 |
211 MPC5XXX_GPIO_WKUP_7 |
212 MPC5XXX_GPIO_WKUP_PSC3_9);
wdenkb995b0f2005-03-06 01:21:30 +0000213
wdenka2b932d2005-06-27 13:30:03 +0000214 /* Set LR mirror bit because it is low-active */
Detlev Zundelaf771d12009-03-30 00:31:36 +0200215 setbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_7);
216
217 /* Reset Coral-P graphics controller */
218 setbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_PSC3_9);
219
220 /* Enable display backlight */
221 clrbits_8(&gpio->sint_inten, MPC5XXX_GPIO_SINT_PSC3_8);
222 setbits_8(&gpio->sint_gpioe, MPC5XXX_GPIO_SINT_PSC3_8);
223 setbits_8(&gpio->sint_ddr, MPC5XXX_GPIO_SINT_PSC3_8);
224 setbits_8(&gpio->sint_dvo, MPC5XXX_GPIO_SINT_PSC3_8);
Detlev Zundel69064962009-03-30 00:31:35 +0200225
226 /*
227 * Configure three wire serial interface to RTC (PSC1_4,
228 * PSC2_4, PSC3_4, PSC3_5)
229 */
230 setbits_8(&wu_gpio->enable, MPC5XXX_GPIO_WKUP_PSC1_4 |
231 MPC5XXX_GPIO_WKUP_PSC2_4);
232 setbits_8(&wu_gpio->ddr, MPC5XXX_GPIO_WKUP_PSC1_4 |
233 MPC5XXX_GPIO_WKUP_PSC2_4);
234 clrbits_8(&wu_gpio->dvo, MPC5XXX_GPIO_WKUP_PSC1_4);
235 clrbits_8(&gpio->sint_inten, MPC5XXX_GPIO_SINT_PSC3_4 |
236 MPC5XXX_GPIO_SINT_PSC3_5);
237 setbits_8(&gpio->sint_gpioe, MPC5XXX_GPIO_SINT_PSC3_4 |
238 MPC5XXX_GPIO_SINT_PSC3_5);
239 setbits_8(&gpio->sint_ddr, MPC5XXX_GPIO_SINT_PSC3_5);
240 clrbits_8(&gpio->sint_dvo, MPC5XXX_GPIO_SINT_PSC3_5);
241
wdenkb995b0f2005-03-06 01:21:30 +0000242 return 0;
wdenk99408ba2005-02-24 22:44:16 +0000243}
244
wdenkb995b0f2005-03-06 01:21:30 +0000245#ifdef CONFIG_PCI
wdenk81414462005-01-31 22:09:11 +0000246static struct pci_controller hose;
247
248extern void pci_mpc5xxx_init(struct pci_controller *);
249
250void pci_init_board(void)
251{
wdenkb995b0f2005-03-06 01:21:30 +0000252 pci_mpc5xxx_init(&hose);
wdenk81414462005-01-31 22:09:11 +0000253}
254#endif