blob: a478cc88b26174af307802deb40eefd04fa8a5c4 [file] [log] [blame]
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +09001/*
2 * Configuation settings for the Renesas Technology RSK 7203
3 *
4 * Copyright (C) 2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +09008 */
9
10#ifndef __RSK7203_H
11#define __RSK7203_H
12
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090013#define CONFIG_CPU_SH7203 1
14#define CONFIG_RSK7203 1
15
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090016#define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
17
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090019#undef CONFIG_SHOW_BOOT_PROGRESS
20
21/* MEMORY */
22#define RSK7203_SDRAM_BASE 0x0C000000
23#define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
24#define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
25
Nobuhiro Iwamatsu1ca69d82011-01-17 20:51:55 +090026#define CONFIG_SYS_TEXT_BASE 0x0C7C0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
29#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
30#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090031/* Buffer size for Boot Arguments passed to kernel */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_BARGSIZE 512
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090033/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090035
36/* SCIF */
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090037#define CONFIG_CONS_SCIF0 1
38
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
40#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
43#define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090044
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
46#define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
47#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
48#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090050
51/* FLASH */
Nobuhiro Iwamatsu0852dbe2008-08-28 14:52:23 +090052#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_FLASH_CFI
54#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
55#undef CONFIG_SYS_FLASH_QUIET_TEST
56#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
57#define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
58#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
59#define CONFIG_SYS_MAX_FLASH_SECT 64
60#define CONFIG_SYS_MAX_FLASH_BANKS 1
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090061
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020062#define CONFIG_ENV_SECT_SIZE (64 * 1024)
63#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
65#define CONFIG_SYS_FLASH_ERASE_TOUT 12000
66#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090067
68/* Board Clock */
69#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +090070#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
71#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090072#define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
Nobuhiro Iwamatsubefb5cc2014-01-08 14:57:30 +090073#define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090074
Nobuhiro Iwamatsufe3d92e2008-10-14 11:10:59 +090075/* Network interface */
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070076#define CONFIG_SMC911X
77#define CONFIG_SMC911X_16_BIT
78#define CONFIG_SMC911X_BASE (0x24000000)
Nobuhiro Iwamatsufe3d92e2008-10-14 11:10:59 +090079
Nobuhiro Iwamatsu6f7d4362008-08-31 23:02:04 +090080#endif /* __RSK7203_H */