Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007 Freescale Semiconductor, Inc. |
| 3 | * Kevin Lam <kevin.lam@freescale.com> |
| 4 | * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_H |
| 10 | #define __CONFIG_H |
| 11 | |
| 12 | /* |
| 13 | * High Level Configuration Options |
| 14 | */ |
| 15 | #define CONFIG_E300 1 /* E300 family */ |
Peter Tyser | 72f2d39 | 2009-05-22 17:23:25 -0500 | [diff] [blame] | 16 | #define CONFIG_MPC837x 1 /* MPC837x CPU specific */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 17 | #define CONFIG_MPC837XERDB 1 |
| 18 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 19 | #define CONFIG_SYS_TEXT_BASE 0xFE000000 |
| 20 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 21 | #define CONFIG_MISC_INIT_R |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 22 | #define CONFIG_HWCONFIG |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 23 | |
| 24 | /* |
| 25 | * On-board devices |
| 26 | */ |
| 27 | #define CONFIG_TSEC_ENET /* TSEC Ethernet support */ |
| 28 | #define CONFIG_VSC7385_ENET |
| 29 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 30 | /* |
| 31 | * System Clock Setup |
| 32 | */ |
| 33 | #ifdef CONFIG_PCISLAVE |
| 34 | #define CONFIG_83XX_PCICLK 66666667 /* in HZ */ |
| 35 | #else |
| 36 | #define CONFIG_83XX_CLKIN 66666667 /* in Hz */ |
Kim Phillips | f138429 | 2009-07-23 14:09:38 -0500 | [diff] [blame] | 37 | #define CONFIG_PCIE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 38 | #endif |
| 39 | |
| 40 | #ifndef CONFIG_SYS_CLK_FREQ |
| 41 | #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN |
| 42 | #endif |
| 43 | |
| 44 | /* |
| 45 | * Hardware Reset Configuration Word |
| 46 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | #define CONFIG_SYS_HRCW_LOW (\ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 48 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ |
| 49 | HRCWL_DDR_TO_SCB_CLK_1X1 |\ |
| 50 | HRCWL_SVCOD_DIV_2 |\ |
| 51 | HRCWL_CSB_TO_CLKIN_5X1 |\ |
| 52 | HRCWL_CORE_TO_CSB_2X1) |
| 53 | |
| 54 | #ifdef CONFIG_PCISLAVE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_HRCW_HIGH (\ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 56 | HRCWH_PCI_AGENT |\ |
| 57 | HRCWH_PCI1_ARBITER_DISABLE |\ |
| 58 | HRCWH_CORE_ENABLE |\ |
| 59 | HRCWH_FROM_0XFFF00100 |\ |
| 60 | HRCWH_BOOTSEQ_DISABLE |\ |
| 61 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 62 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 63 | HRCWH_RL_EXT_LEGACY |\ |
| 64 | HRCWH_TSEC1M_IN_RGMII |\ |
| 65 | HRCWH_TSEC2M_IN_RGMII |\ |
| 66 | HRCWH_BIG_ENDIAN |\ |
| 67 | HRCWH_LDP_CLEAR) |
| 68 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_HRCW_HIGH (\ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 70 | HRCWH_PCI_HOST |\ |
| 71 | HRCWH_PCI1_ARBITER_ENABLE |\ |
| 72 | HRCWH_CORE_ENABLE |\ |
| 73 | HRCWH_FROM_0X00000100 |\ |
| 74 | HRCWH_BOOTSEQ_DISABLE |\ |
| 75 | HRCWH_SW_WATCHDOG_DISABLE |\ |
| 76 | HRCWH_ROM_LOC_LOCAL_16BIT |\ |
| 77 | HRCWH_RL_EXT_LEGACY |\ |
| 78 | HRCWH_TSEC1M_IN_RGMII |\ |
| 79 | HRCWH_TSEC2M_IN_RGMII |\ |
| 80 | HRCWH_BIG_ENDIAN |\ |
| 81 | HRCWH_LDP_CLEAR) |
| 82 | #endif |
| 83 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | /* System performance - define the value i.e. CONFIG_SYS_XXX |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 85 | */ |
| 86 | |
| 87 | /* Arbiter Configuration Register */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 89 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 90 | |
| 91 | /* System Priority Control Regsiter */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 92 | #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 93 | |
| 94 | /* System Clock Configuration Register */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ |
| 96 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 97 | #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 98 | |
| 99 | /* |
| 100 | * System IO Config |
| 101 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_SICRH 0x08200000 |
| 103 | #define CONFIG_SYS_SICRL 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 104 | |
| 105 | /* |
| 106 | * Output Buffer Impedance |
| 107 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_OBIR 0x30100000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * IMMR new address |
| 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_IMMR 0xE0000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 114 | |
| 115 | /* |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 116 | * Device configurations |
| 117 | */ |
| 118 | |
| 119 | /* Vitesse 7385 */ |
| 120 | |
| 121 | #ifdef CONFIG_VSC7385_ENET |
| 122 | |
| 123 | #define CONFIG_TSEC2 |
| 124 | |
| 125 | /* The flash address and size of the VSC7385 firmware image */ |
| 126 | #define CONFIG_VSC7385_IMAGE 0xFE7FE000 |
| 127 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 |
| 128 | |
| 129 | #endif |
| 130 | |
| 131 | /* |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 132 | * DDR Setup |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ |
| 135 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 136 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE |
| 137 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 |
| 138 | #define CONFIG_SYS_83XX_DDR_USES_CS0 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 139 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 141 | |
| 142 | #undef CONFIG_DDR_ECC /* support DDR ECC function */ |
| 143 | #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ |
| 144 | |
| 145 | #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ |
| 146 | |
| 147 | /* |
| 148 | * Manually set up DDR parameters |
| 149 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 151 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f |
| 152 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
| 153 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
| 154 | | CSCONFIG_ROW_BIT_13 \ |
| 155 | | CSCONFIG_COL_BIT_10) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 158 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 159 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 160 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 161 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 162 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 163 | | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 164 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 165 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 166 | /* 0x00260802 */ /* DDR400 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 168 | | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 169 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 170 | | (7 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 171 | | (13 << TIMING_CFG1_REFREC_SHIFT) \ |
| 172 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 173 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 174 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 175 | /* 0x3937d322 */ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 176 | #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 177 | | (5 << TIMING_CFG2_CPO_SHIFT) \ |
| 178 | | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 179 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 180 | | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 181 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 182 | | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
| 183 | /* 0x02984cc8 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 184 | |
Kim Phillips | 5202ba3 | 2009-08-21 16:33:15 -0500 | [diff] [blame] | 185 | #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 186 | | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 187 | /* 0x06090100 */ |
| 188 | |
| 189 | #if defined(CONFIG_DDR_2T_TIMING) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 190 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 191 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
| 192 | | SDRAM_CFG_32_BE \ |
| 193 | | SDRAM_CFG_2T_EN) |
| 194 | /* 0x43088000 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 195 | #else |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 196 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 197 | | SDRAM_CFG_SDRAM_TYPE_DDR2) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 198 | /* 0x43000000 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 199 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ |
Kim Phillips | 5202ba3 | 2009-08-21 16:33:15 -0500 | [diff] [blame] | 201 | #define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 202 | | (0x0442 << SDRAM_MODE_SD_SHIFT)) |
| 203 | /* 0x04400442 */ /* DDR400 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_DDR_MODE2 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 205 | |
| 206 | /* |
| 207 | * Memory test |
| 208 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 210 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ |
| 211 | #define CONFIG_SYS_MEMTEST_END 0x0ef70010 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 212 | |
| 213 | /* |
| 214 | * The reserved memory |
| 215 | */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 217 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 219 | #define CONFIG_SYS_RAMBOOT |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 220 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #undef CONFIG_SYS_RAMBOOT |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 222 | #endif |
| 223 | |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 224 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 225 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 226 | |
| 227 | /* |
| 228 | * Initial RAM Base Address Setup |
| 229 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 231 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 233 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 234 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 235 | |
| 236 | /* |
| 237 | * Local Bus Configuration & Clock Setup |
| 238 | */ |
Kim Phillips | 328040a | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 239 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 240 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 241 | #define CONFIG_SYS_LBC_LBCR 0x00000000 |
Becky Bruce | dfe6e23 | 2010-06-17 11:37:18 -0500 | [diff] [blame] | 242 | #define CONFIG_FSL_ELBC 1 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 243 | |
| 244 | /* |
| 245 | * FLASH on the Local Bus |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 248 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
| 250 | #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 251 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 252 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ |
| 253 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ |
| 254 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 255 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 256 | /* Window base at flash base */ |
| 257 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 259 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 260 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 261 | | BR_PS_16 /* 16 bit port */ \ |
| 262 | | BR_MS_GPCM /* MSEL = GPCM */ \ |
| 263 | | BR_V) /* valid */ |
| 264 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 265 | | OR_GPCM_XACS \ |
| 266 | | OR_GPCM_SCY_9 \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 267 | | OR_GPCM_EHTR_SET \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 268 | | OR_GPCM_EAD) |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 269 | /* 0xFF800191 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 270 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 272 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 273 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 275 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 276 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 277 | |
Anton Vorontsov | af17045 | 2008-03-24 17:40:23 +0300 | [diff] [blame] | 278 | /* |
| 279 | * NAND Flash on the Local Bus |
| 280 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_NAND_BASE 0xE0600000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 282 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 283 | | BR_DECC_CHK_GEN /* Use HW ECC */ \ |
| 284 | | BR_PS_8 /* 8 bit port */ \ |
| 285 | | BR_MS_FCM /* MSEL = FCM */ \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 286 | | BR_V) /* valid */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 287 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 288 | | OR_FCM_CSCT \ |
| 289 | | OR_FCM_CST \ |
| 290 | | OR_FCM_CHT \ |
| 291 | | OR_FCM_SCY_1 \ |
| 292 | | OR_FCM_TRLX \ |
| 293 | | OR_FCM_EHTR) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 295 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) |
Anton Vorontsov | af17045 | 2008-03-24 17:40:23 +0300 | [diff] [blame] | 296 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 297 | /* Vitesse 7385 */ |
| 298 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | #define CONFIG_SYS_VSC7385_BASE 0xF0000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 300 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 301 | #ifdef CONFIG_VSC7385_ENET |
| 302 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 303 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \ |
| 304 | | BR_PS_8 \ |
| 305 | | BR_MS_GPCM \ |
| 306 | | BR_V) |
| 307 | /* 0xF0000801 */ |
| 308 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \ |
| 309 | | OR_GPCM_CSNT \ |
| 310 | | OR_GPCM_XACS \ |
| 311 | | OR_GPCM_SCY_15 \ |
| 312 | | OR_GPCM_SETA \ |
| 313 | | OR_GPCM_TRLX_SET \ |
| 314 | | OR_GPCM_EHTR_SET \ |
| 315 | | OR_GPCM_EAD) |
| 316 | /* 0xfffe09ff */ |
| 317 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 318 | /* Access Base */ |
| 319 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 320 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 321 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 322 | #endif |
| 323 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 324 | /* |
| 325 | * Serial Port |
| 326 | */ |
| 327 | #define CONFIG_CONS_INDEX 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | #define CONFIG_SYS_NS16550_SERIAL |
| 329 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 330 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 331 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 333 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 334 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 335 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 336 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 337 | |
Anton Vorontsov | 2b3c004 | 2008-03-24 17:40:43 +0300 | [diff] [blame] | 338 | /* SERDES */ |
| 339 | #define CONFIG_FSL_SERDES |
| 340 | #define CONFIG_FSL_SERDES1 0xe3000 |
| 341 | #define CONFIG_FSL_SERDES2 0xe3100 |
| 342 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 343 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 344 | #define CONFIG_SYS_I2C |
| 345 | #define CONFIG_SYS_I2C_FSL |
| 346 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 347 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 348 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 349 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 350 | |
| 351 | /* |
| 352 | * Config on-board RTC |
| 353 | */ |
| 354 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 356 | |
| 357 | /* |
| 358 | * General PCI |
| 359 | * Addresses are mapped 1-1. |
| 360 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 361 | #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 |
| 362 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE |
| 363 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 |
| 365 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE |
| 366 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ |
| 367 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 |
| 368 | #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 |
| 369 | #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 370 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 371 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 372 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 373 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 374 | |
Anton Vorontsov | 45a30ee | 2009-02-19 18:20:52 +0300 | [diff] [blame] | 375 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 |
| 376 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 |
| 377 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 |
| 378 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 |
| 379 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 |
| 380 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 |
| 381 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 |
| 382 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 |
| 383 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 |
| 384 | |
| 385 | #define CONFIG_SYS_PCIE2_BASE 0xC0000000 |
| 386 | #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 |
| 387 | #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 |
| 388 | #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 |
| 389 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 |
| 390 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 |
| 391 | #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 |
| 392 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 |
| 393 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 |
| 394 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 395 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 396 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 397 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 398 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 400 | #endif /* CONFIG_PCI */ |
| 401 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 402 | /* |
| 403 | * TSEC |
| 404 | */ |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 405 | #ifdef CONFIG_TSEC_ENET |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 406 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 407 | #define CONFIG_GMII /* MII PHY management */ |
| 408 | |
| 409 | #define CONFIG_TSEC1 |
| 410 | |
| 411 | #ifdef CONFIG_TSEC1 |
| 412 | #define CONFIG_HAS_ETH0 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 413 | #define CONFIG_TSEC1_NAME "TSEC0" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 414 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 415 | #define TSEC1_PHY_ADDR 2 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 416 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 417 | #define TSEC1_PHYIDX 0 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 418 | #endif |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 419 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 420 | #ifdef CONFIG_TSEC2 |
| 421 | #define CONFIG_HAS_ETH1 |
| 422 | #define CONFIG_TSEC2_NAME "TSEC1" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 423 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 424 | #define TSEC2_PHY_ADDR 0x1c |
| 425 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 426 | #define TSEC2_PHYIDX 0 |
| 427 | #endif |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 428 | |
| 429 | /* Options are: TSEC[0-1] */ |
| 430 | #define CONFIG_ETHPRIME "TSEC0" |
| 431 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 432 | #endif |
| 433 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 434 | /* |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 435 | * SATA |
| 436 | */ |
| 437 | #define CONFIG_LIBATA |
| 438 | #define CONFIG_FSL_SATA |
| 439 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 440 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 441 | #define CONFIG_SATA1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 442 | #define CONFIG_SYS_SATA1_OFFSET 0x18000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 443 | #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) |
| 444 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 445 | #define CONFIG_SATA2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 446 | #define CONFIG_SYS_SATA2_OFFSET 0x19000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 447 | #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) |
| 448 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 449 | |
| 450 | #ifdef CONFIG_FSL_SATA |
| 451 | #define CONFIG_LBA48 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 452 | #endif |
| 453 | |
| 454 | /* |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 455 | * Environment |
| 456 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 457 | #ifndef CONFIG_SYS_RAMBOOT |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 458 | #define CONFIG_ENV_ADDR \ |
| 459 | (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 460 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */ |
| 461 | #define CONFIG_ENV_SIZE 0x4000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 462 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 463 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 464 | #define CONFIG_ENV_SIZE 0x2000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 465 | #endif |
| 466 | |
| 467 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 468 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 469 | |
| 470 | /* |
| 471 | * BOOTP options |
| 472 | */ |
| 473 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 474 | #define CONFIG_BOOTP_BOOTPATH |
| 475 | #define CONFIG_BOOTP_GATEWAY |
| 476 | #define CONFIG_BOOTP_HOSTNAME |
| 477 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 478 | /* |
| 479 | * Command line configuration. |
| 480 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 481 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 482 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 483 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 484 | |
| 485 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 486 | |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 487 | #ifdef CONFIG_MMC |
| 488 | #define CONFIG_FSL_ESDHC |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 489 | #define CONFIG_FSL_ESDHC_PIN_MUX |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 490 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 491 | #endif |
| 492 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 493 | /* |
| 494 | * Miscellaneous configurable options |
| 495 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 496 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 497 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 498 | |
| 499 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 500 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 501 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 502 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 503 | #endif |
| 504 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 505 | /* Print Buffer Size */ |
| 506 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 507 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 508 | /* Boot Argument Buffer Size */ |
| 509 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 510 | |
| 511 | /* |
| 512 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 513 | * have to be in the first 256 MB of memory, since this is |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 514 | * the maximum mapped by the Linux kernel during initialization. |
| 515 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 516 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 517 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 518 | |
| 519 | /* |
| 520 | * Core HID Setup |
| 521 | */ |
Kim Phillips | f3c7cd9 | 2010-04-20 19:37:54 -0500 | [diff] [blame] | 522 | #define CONFIG_SYS_HID0_INIT 0x000000000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 523 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \ |
| 524 | | HID0_ENABLE_INSTRUCTION_CACHE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 525 | #define CONFIG_SYS_HID2 HID2_HBE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 526 | |
| 527 | /* |
| 528 | * MMU Setup |
| 529 | */ |
| 530 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 531 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 532 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 533 | /* DDR: cache cacheable */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 534 | #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE |
| 535 | #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 536 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 537 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 538 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 539 | | BATL_MEMCOHERENCE) |
| 540 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \ |
| 541 | | BATU_BL_256M \ |
| 542 | | BATU_VS \ |
| 543 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 544 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 545 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 546 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 547 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 548 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 549 | | BATL_MEMCOHERENCE) |
| 550 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \ |
| 551 | | BATU_BL_256M \ |
| 552 | | BATU_VS \ |
| 553 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 554 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 555 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 556 | |
| 557 | /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 558 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 559 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 560 | | BATL_CACHEINHIBIT \ |
| 561 | | BATL_GUARDEDSTORAGE) |
| 562 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \ |
| 563 | | BATU_BL_8M \ |
| 564 | | BATU_VS \ |
| 565 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 566 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 567 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 568 | |
| 569 | /* L2 Switch: cache-inhibit and guarded */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 570 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 571 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 572 | | BATL_CACHEINHIBIT \ |
| 573 | | BATL_GUARDEDSTORAGE) |
| 574 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \ |
| 575 | | BATU_BL_128K \ |
| 576 | | BATU_VS \ |
| 577 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 578 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 579 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 580 | |
| 581 | /* FLASH: icache cacheable, but dcache-inhibit and guarded */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 582 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 583 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 584 | | BATL_MEMCOHERENCE) |
| 585 | #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \ |
| 586 | | BATU_BL_32M \ |
| 587 | | BATU_VS \ |
| 588 | | BATU_VP) |
| 589 | #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 590 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 591 | | BATL_CACHEINHIBIT \ |
| 592 | | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 593 | #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 594 | |
| 595 | /* Stack in dcache: cacheable, no memory coherence */ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 596 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 597 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \ |
| 598 | | BATU_BL_128K \ |
| 599 | | BATU_VS \ |
| 600 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 601 | #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L |
| 602 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 603 | |
| 604 | #ifdef CONFIG_PCI |
| 605 | /* PCI MEM space: cacheable */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 606 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 607 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 608 | | BATL_MEMCOHERENCE) |
| 609 | #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \ |
| 610 | | BATU_BL_256M \ |
| 611 | | BATU_VS \ |
| 612 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 613 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 614 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 615 | /* PCI MMIO space: cache-inhibit and guarded */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 616 | #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \ |
Joe Hershberger | bfd8973 | 2011-10-11 23:57:28 -0500 | [diff] [blame] | 617 | | BATL_PP_RW \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 618 | | BATL_CACHEINHIBIT \ |
| 619 | | BATL_GUARDEDSTORAGE) |
| 620 | #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \ |
| 621 | | BATU_BL_256M \ |
| 622 | | BATU_VS \ |
| 623 | | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 624 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 625 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 626 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 627 | #define CONFIG_SYS_IBAT6L (0) |
| 628 | #define CONFIG_SYS_IBAT6U (0) |
| 629 | #define CONFIG_SYS_IBAT7L (0) |
| 630 | #define CONFIG_SYS_IBAT7U (0) |
| 631 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 632 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 633 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 634 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 635 | #endif |
| 636 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 637 | #if defined(CONFIG_CMD_KGDB) |
| 638 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 639 | #endif |
| 640 | |
| 641 | /* |
| 642 | * Environment Configuration |
| 643 | */ |
| 644 | #define CONFIG_ENV_OVERWRITE |
| 645 | |
Anton Vorontsov | 07e6091 | 2008-03-14 23:20:18 +0300 | [diff] [blame] | 646 | #define CONFIG_HAS_FSL_DR_USB |
Nikhil Badola | c4cff52 | 2014-10-20 16:31:01 +0530 | [diff] [blame] | 647 | #define CONFIG_USB_EHCI_FSL |
| 648 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
Anton Vorontsov | 07e6091 | 2008-03-14 23:20:18 +0300 | [diff] [blame] | 649 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 650 | #define CONFIG_NETDEV "eth1" |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 651 | |
| 652 | #define CONFIG_HOSTNAME mpc837x_rdb |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 653 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 654 | #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 655 | #define CONFIG_BOOTFILE "uImage" |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 656 | /* U-Boot image on TFTP server */ |
| 657 | #define CONFIG_UBOOTPATH "u-boot.bin" |
| 658 | #define CONFIG_FDTFILE "mpc8379_rdb.dtb" |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 659 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 660 | /* default location for tftp and bootm */ |
| 661 | #define CONFIG_LOADADDR 800000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 662 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 663 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 664 | "netdev=" CONFIG_NETDEV "\0" \ |
| 665 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 666 | "tftpflash=tftp $loadaddr $uboot;" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 667 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 668 | " +$filesize; " \ |
| 669 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 670 | " +$filesize; " \ |
| 671 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 672 | " $filesize; " \ |
| 673 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 674 | " +$filesize; " \ |
| 675 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 676 | " $filesize\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 677 | "fdtaddr=780000\0" \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 678 | "fdtfile=" CONFIG_FDTFILE "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 679 | "ramdiskaddr=1000000\0" \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 680 | "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 681 | "console=ttyS0\0" \ |
| 682 | "setbootargs=setenv bootargs " \ |
| 683 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ |
| 684 | "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 685 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 686 | "$netdev:off " \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 687 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" |
| 688 | |
| 689 | #define CONFIG_NFSBOOTCOMMAND \ |
| 690 | "setenv rootdev /dev/nfs;" \ |
| 691 | "run setbootargs;" \ |
| 692 | "run setipargs;" \ |
| 693 | "tftp $loadaddr $bootfile;" \ |
| 694 | "tftp $fdtaddr $fdtfile;" \ |
| 695 | "bootm $loadaddr - $fdtaddr" |
| 696 | |
| 697 | #define CONFIG_RAMBOOTCOMMAND \ |
| 698 | "setenv rootdev /dev/ram;" \ |
| 699 | "run setbootargs;" \ |
| 700 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 701 | "tftp $loadaddr $bootfile;" \ |
| 702 | "tftp $fdtaddr $fdtfile;" \ |
| 703 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 704 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 705 | #endif /* __CONFIG_H */ |