blob: 5a2f0e204f654147cdab0e2955eb23a4243d3b95 [file] [log] [blame]
TsiChungLiew34674692007-08-16 13:20:50 -05001/*
2 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
3 * Hayden Fraser (Hayden.Fraser@freescale.com)
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew34674692007-08-16 13:20:50 -05006 */
7
8#ifndef _M5253EVBE_H
9#define _M5253EVBE_H
10
TsiChungLiew34674692007-08-16 13:20:50 -050011#define CONFIG_M5253EVBE /* define board type */
12
13#define CONFIG_MCFTMR
14
15#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020016#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew34674692007-08-16 13:20:50 -050017
18#undef CONFIG_WATCHDOG /* disable watchdog */
19
TsiChungLiew34674692007-08-16 13:20:50 -050020
21/* Configuration for environment
22 * Environment is embedded in u-boot in the second sector of the flash
23 */
24#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020025#define CONFIG_ENV_OFFSET 0x4000
26#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiew34674692007-08-16 13:20:50 -050027#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020028#define CONFIG_ENV_ADDR 0xffe04000
29#define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiew34674692007-08-16 13:20:50 -050030#endif
31
angelo@sysam.it6312a952015-03-29 22:54:16 +020032#define LDS_BOARD_TEXT \
33 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060034 env/embedded.o(.text)
angelo@sysam.it6312a952015-03-29 22:54:16 +020035
TsiChungLiew34674692007-08-16 13:20:50 -050036/*
37 * BOOTP options
38 */
39#undef CONFIG_BOOTP_BOOTFILESIZE
40#undef CONFIG_BOOTP_BOOTPATH
41#undef CONFIG_BOOTP_GATEWAY
42#undef CONFIG_BOOTP_HOSTNAME
43
44/*
45 * Command line configuration.
46 */
TsiChungLiew34674692007-08-16 13:20:50 -050047
48/* ATA */
TsiChungLiew34674692007-08-16 13:20:50 -050049#define CONFIG_IDE_RESET 1
50#define CONFIG_IDE_PREINIT 1
51#define CONFIG_ATAPI
52#undef CONFIG_LBA48
53
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_IDE_MAXBUS 1
55#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew34674692007-08-16 13:20:50 -050056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
58#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew34674692007-08-16 13:20:50 -050059
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
61#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
62#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
63#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew34674692007-08-16 13:20:50 -050064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew34674692007-08-16 13:20:50 -050066
67#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050069#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050071#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
73#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
74#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew34674692007-08-16 13:20:50 -050075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_LOAD_ADDR 0x00100000
TsiChungLiew34674692007-08-16 13:20:50 -050077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MEMTEST_START 0x400
79#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiew34674692007-08-16 13:20:50 -050080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
82#define CONFIG_SYS_FAST_CLK
83#ifdef CONFIG_SYS_FAST_CLK
84# define CONFIG_SYS_PLLCR 0x1243E054
85# define CONFIG_SYS_CLK 140000000
TsiChungLiew34674692007-08-16 13:20:50 -050086#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087# define CONFIG_SYS_PLLCR 0x135a4140
88# define CONFIG_SYS_CLK 70000000
TsiChungLiew34674692007-08-16 13:20:50 -050089#endif
90
91/*
92 * Low Level Configuration Settings
93 * (address mappings, register initial values, etc.)
94 * You should know what you are doing if you make changes here.
95 */
96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
98#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
TsiChungLiew34674692007-08-16 13:20:50 -050099
100/*
101 * Definitions for initial stack pointer and data area (in DPRAM)
102 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200104#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200105#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew34674692007-08-16 13:20:50 -0500107
108/*
109 * Start addresses for the final memory configuration
110 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew34674692007-08-16 13:20:50 -0500112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_SDRAM_BASE 0x00000000
114#define CONFIG_SYS_SDRAM_SIZE 8 /* SDRAM size in MB */
TsiChungLiew34674692007-08-16 13:20:50 -0500115
116#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MONITOR_BASE 0x20000
TsiChungLiew34674692007-08-16 13:20:50 -0500118#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew34674692007-08-16 13:20:50 -0500120#endif
121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_MONITOR_LEN 0x40000
123#define CONFIG_SYS_MALLOC_LEN (256 << 10)
124#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
TsiChungLiew34674692007-08-16 13:20:50 -0500125
126/*
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization ??
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000132#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew34674692007-08-16 13:20:50 -0500133
134/* FLASH organization */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000135#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
137#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
138#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
TsiChungLiew34674692007-08-16 13:20:50 -0500139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200141#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_SIZE 0x200000
143#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew34674692007-08-16 13:20:50 -0500144
145/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew34674692007-08-16 13:20:50 -0500147
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600148#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200149 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600150#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200151 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600152#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
153#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
154 CF_ADDRMASK(2) | \
155 CF_ACR_EN | CF_ACR_SM_ALL)
156#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
157 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
158 CF_ACR_EN | CF_ACR_SM_ALL)
159#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
160 CF_CACR_DBWE)
161
TsiChungLiew34674692007-08-16 13:20:50 -0500162/* Port configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FECI2C 0xF0
TsiChungLiew34674692007-08-16 13:20:50 -0500164
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000165#define CONFIG_SYS_CS0_BASE 0xFFE00000
166#define CONFIG_SYS_CS0_MASK 0x001F0021
167#define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew34674692007-08-16 13:20:50 -0500168
169/*-----------------------------------------------------------------------
170 * Port configuration
171 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
173#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
174#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
175#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
176#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
177#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
178#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiew34674692007-08-16 13:20:50 -0500179
180#endif /* _M5253EVB_H */