blob: 2a460b55db9c85df91f5bba6ccc30490c2b0071a [file] [log] [blame]
Sergey Kubushyne8f39122007-08-10 20:26:18 +02001/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
4 * Based on:
5 *
6 * -------------------------------------------------------------------------
7 *
8 * linux/include/asm-arm/arch-davinci/hardware.h
9 *
10 * Copyright (C) 2006 Texas Instruments.
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 *
17 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
18 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
19 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
20 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
24 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * You should have received a copy of the GNU General Public License along
29 * with this program; if not, write to the Free Software Foundation, Inc.,
30 * 675 Mass Ave, Cambridge, MA 02139, USA.
31 *
32 */
33#ifndef __ASM_ARCH_HARDWARE_H
34#define __ASM_ARCH_HARDWARE_H
35
36#include <config.h>
37#include <asm/sizes.h>
38
39#define REG(addr) (*(volatile unsigned int *)(addr))
40#define REG_P(addr) ((volatile unsigned int *)(addr))
41
42typedef volatile unsigned int dv_reg;
43typedef volatile unsigned int * dv_reg_p;
44
45/*
46 * Base register addresses
David Brownell6f7e6392009-05-15 23:44:09 +020047 *
48 * NOTE: some of these DM6446-specific addresses DO NOT WORK
49 * on other DaVinci chips. Double check them before you try
50 * using the addresses ... or PSC module identifiers, etc.
Sergey Kubushyne8f39122007-08-10 20:26:18 +020051 */
Nick Thompson4c1e5092009-11-12 11:06:08 -050052#ifndef CONFIG_SOC_DA8XX
53
Sergey Kubushyne8f39122007-08-10 20:26:18 +020054#define DAVINCI_DMA_3PCC_BASE (0x01c00000)
55#define DAVINCI_DMA_3PTC0_BASE (0x01c10000)
56#define DAVINCI_DMA_3PTC1_BASE (0x01c10400)
57#define DAVINCI_UART0_BASE (0x01c20000)
58#define DAVINCI_UART1_BASE (0x01c20400)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020059#define DAVINCI_I2C_BASE (0x01c21000)
60#define DAVINCI_TIMER0_BASE (0x01c21400)
61#define DAVINCI_TIMER1_BASE (0x01c21800)
62#define DAVINCI_WDOG_BASE (0x01c21c00)
63#define DAVINCI_PWM0_BASE (0x01c22000)
64#define DAVINCI_PWM1_BASE (0x01c22400)
65#define DAVINCI_PWM2_BASE (0x01c22800)
66#define DAVINCI_SYSTEM_MODULE_BASE (0x01c40000)
67#define DAVINCI_PLL_CNTRL0_BASE (0x01c40800)
68#define DAVINCI_PLL_CNTRL1_BASE (0x01c40c00)
69#define DAVINCI_PWR_SLEEP_CNTRL_BASE (0x01c41000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020070#define DAVINCI_ARM_INTC_BASE (0x01c48000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020071#define DAVINCI_USB_OTG_BASE (0x01c64000)
72#define DAVINCI_CFC_ATA_BASE (0x01c66000)
73#define DAVINCI_SPI_BASE (0x01c66800)
74#define DAVINCI_GPIO_BASE (0x01c67000)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020075#define DAVINCI_VPSS_REGS_BASE (0x01c70000)
Sandeep Paulraj766dd332009-10-13 12:32:32 -040076#if !defined(CONFIG_SOC_DM646X)
Sergey Kubushyne8f39122007-08-10 20:26:18 +020077#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE (0x02000000)
78#define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE (0x04000000)
79#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE (0x06000000)
80#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE (0x08000000)
Sandeep Paulraj766dd332009-10-13 12:32:32 -040081#endif
s-paulraj@ti.com5bcea062009-05-15 23:48:36 +020082#define DAVINCI_DDR_BASE (0x80000000)
David Brownell6f7e6392009-05-15 23:44:09 +020083
84#ifdef CONFIG_SOC_DM644X
85#define DAVINCI_UART2_BASE 0x01c20800
86#define DAVINCI_UHPI_BASE 0x01c67800
87#define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01c80000
88#define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01c81000
89#define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01c82000
90#define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01c84000
91#define DAVINCI_IMCOP_BASE 0x01cc0000
92#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e00000
93#define DAVINCI_VLYNQ_BASE 0x01e01000
94#define DAVINCI_ASP_BASE 0x01e02000
95#define DAVINCI_MMC_SD_BASE 0x01e10000
96#define DAVINCI_MS_BASE 0x01e20000
97#define DAVINCI_VLYNQ_REMOTE_BASE 0x0c000000
98
99#elif defined(CONFIG_SOC_DM355)
100#define DAVINCI_MMC_SD1_BASE 0x01e00000
101#define DAVINCI_ASP0_BASE 0x01e02000
102#define DAVINCI_ASP1_BASE 0x01e04000
103#define DAVINCI_UART2_BASE 0x01e06000
104#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01e10000
105#define DAVINCI_MMC_SD0_BASE 0x01e11000
106
s-paulraj@ti.com5bcea062009-05-15 23:48:36 +0200107#elif defined(CONFIG_SOC_DM365)
108#define DAVINCI_MMC_SD1_BASE 0x01d00000
109#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x01d10000
110#define DAVINCI_MMC_SD0_BASE 0x01d11000
111
Sandeep Paulrajb7a6b432009-09-08 11:37:39 -0400112#elif defined(CONFIG_SOC_DM646X)
113#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x20008000
114#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x42000000
115#define DAVINCI_ASYNC_EMIF_DATA_CE1_BASE 0x44000000
116#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x46000000
117#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
118
David Brownell6f7e6392009-05-15 23:44:09 +0200119#endif
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200120
Nick Thompson4c1e5092009-11-12 11:06:08 -0500121#else /* CONFIG_SOC_DA8XX */
122
123#define DAVINCI_UART0_BASE 0x01c42000
124#define DAVINCI_UART1_BASE 0x01d0c000
125#define DAVINCI_UART2_BASE 0x01d0d000
126#define DAVINCI_I2C0_BASE 0x01c22000
127#define DAVINCI_I2C1_BASE 0x01e28000
128#define DAVINCI_TIMER0_BASE 0x01c20000
129#define DAVINCI_TIMER1_BASE 0x01c21000
130#define DAVINCI_WDOG_BASE 0x01c21000
131#define DAVINCI_PLL_CNTRL0_BASE 0x01c11000
132#define DAVINCI_PSC0_BASE 0x01c10000
133#define DAVINCI_PSC1_BASE 0x01e27000
134#define DAVINCI_SPI0_BASE 0x01c41000
135#define DAVINCI_USB_OTG_BASE 0x01e00000
136#define DAVINCI_SPI1_BASE 0x01e12000
137#define DAVINCI_GPIO_BASE 0x01e26000
138#define DAVINCI_EMAC_CNTRL_REGS_BASE 0x01e23000
139#define DAVINCI_EMAC_WRAPPER_CNTRL_REGS_BASE 0x01e22000
140#define DAVINCI_EMAC_WRAPPER_RAM_BASE 0x01e20000
141#define DAVINCI_MDIO_CNTRL_REGS_BASE 0x01e24000
142#define DAVINCI_ASYNC_EMIF_CNTRL_BASE 0x68000000
143#define DAVINCI_ASYNC_EMIF_DATA_CE0_BASE 0x40000000
144#define DAVINCI_ASYNC_EMIF_DATA_CE2_BASE 0x60000000
145#define DAVINCI_ASYNC_EMIF_DATA_CE3_BASE 0x62000000
146#define DAVINCI_ASYNC_EMIF_DATA_CE4_BASE 0x64000000
147#define DAVINCI_ASYNC_EMIF_DATA_CE5_BASE 0x66000000
148#define DAVINCI_DDR_EMIF_CTRL_BASE 0xb0000000
149#define DAVINCI_DDR_EMIF_DATA_BASE 0xc0000000
150#define DAVINCI_INTC_BASE 0xfffee000
151#define DAVINCI_BOOTCFG_BASE 0x01c14000
Sudhakar Rajashekhara5449b1d2010-11-11 15:38:01 +0100152#define JTAG_ID_REG (DAVINCI_BOOTCFG_BASE + 0x18)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500153
154#endif /* CONFIG_SOC_DA8XX */
155
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200156/* Power and Sleep Controller (PSC) Domains */
157#define DAVINCI_GPSC_ARMDOMAIN 0
158#define DAVINCI_GPSC_DSPDOMAIN 1
159
Nick Thompson4c1e5092009-11-12 11:06:08 -0500160#ifndef CONFIG_SOC_DA8XX
161
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200162#define DAVINCI_LPSC_VPSSMSTR 0
163#define DAVINCI_LPSC_VPSSSLV 1
164#define DAVINCI_LPSC_TPCC 2
165#define DAVINCI_LPSC_TPTC0 3
166#define DAVINCI_LPSC_TPTC1 4
167#define DAVINCI_LPSC_EMAC 5
168#define DAVINCI_LPSC_EMAC_WRAPPER 6
169#define DAVINCI_LPSC_MDIO 7
170#define DAVINCI_LPSC_IEEE1394 8
171#define DAVINCI_LPSC_USB 9
172#define DAVINCI_LPSC_ATA 10
173#define DAVINCI_LPSC_VLYNQ 11
174#define DAVINCI_LPSC_UHPI 12
175#define DAVINCI_LPSC_DDR_EMIF 13
176#define DAVINCI_LPSC_AEMIF 14
177#define DAVINCI_LPSC_MMC_SD 15
178#define DAVINCI_LPSC_MEMSTICK 16
179#define DAVINCI_LPSC_McBSP 17
180#define DAVINCI_LPSC_I2C 18
181#define DAVINCI_LPSC_UART0 19
182#define DAVINCI_LPSC_UART1 20
183#define DAVINCI_LPSC_UART2 21
184#define DAVINCI_LPSC_SPI 22
185#define DAVINCI_LPSC_PWM0 23
186#define DAVINCI_LPSC_PWM1 24
187#define DAVINCI_LPSC_PWM2 25
188#define DAVINCI_LPSC_GPIO 26
189#define DAVINCI_LPSC_TIMER0 27
190#define DAVINCI_LPSC_TIMER1 28
191#define DAVINCI_LPSC_TIMER2 29
192#define DAVINCI_LPSC_SYSTEM_SUBSYS 30
193#define DAVINCI_LPSC_ARM 31
194#define DAVINCI_LPSC_SCR2 32
195#define DAVINCI_LPSC_SCR3 33
196#define DAVINCI_LPSC_SCR4 34
197#define DAVINCI_LPSC_CROSSBAR 35
198#define DAVINCI_LPSC_CFG27 36
199#define DAVINCI_LPSC_CFG3 37
200#define DAVINCI_LPSC_CFG5 38
201#define DAVINCI_LPSC_GEM 39
202#define DAVINCI_LPSC_IMCOP 40
203
Sandeep Paulrajb7a6b432009-09-08 11:37:39 -0400204#define DAVINCI_DM646X_LPSC_EMAC 14
205#define DAVINCI_DM646X_LPSC_UART0 26
206#define DAVINCI_DM646X_LPSC_I2C 31
207
Nick Thompson4c1e5092009-11-12 11:06:08 -0500208#else /* CONFIG_SOC_DA8XX */
209
210enum davinci_lpsc_ids {
211 DAVINCI_LPSC_TPCC = 0,
212 DAVINCI_LPSC_TPTC0,
213 DAVINCI_LPSC_TPTC1,
214 DAVINCI_LPSC_AEMIF,
215 DAVINCI_LPSC_SPI0,
216 DAVINCI_LPSC_MMC_SD,
217 DAVINCI_LPSC_AINTC,
218 DAVINCI_LPSC_ARM_RAM_ROM,
219 DAVINCI_LPSC_SECCTL_KEYMGR,
220 DAVINCI_LPSC_UART0,
221 DAVINCI_LPSC_SCR0,
222 DAVINCI_LPSC_SCR1,
223 DAVINCI_LPSC_SCR2,
224 DAVINCI_LPSC_DMAX,
225 DAVINCI_LPSC_ARM,
226 DAVINCI_LPSC_GEM,
227 /* for LPSCs in PSC1, offset from 32 for differentiation */
228 DAVINCI_LPSC_PSC1_BASE = 32,
229 DAVINCI_LPSC_USB11,
230 DAVINCI_LPSC_USB20,
231 DAVINCI_LPSC_GPIO,
232 DAVINCI_LPSC_UHPI,
233 DAVINCI_LPSC_EMAC,
234 DAVINCI_LPSC_DDR_EMIF,
235 DAVINCI_LPSC_McASP0,
236 DAVINCI_LPSC_McASP1,
237 DAVINCI_LPSC_McASP2,
238 DAVINCI_LPSC_SPI1,
239 DAVINCI_LPSC_I2C1,
240 DAVINCI_LPSC_UART1,
241 DAVINCI_LPSC_UART2,
242 DAVINCI_LPSC_LCDC,
243 DAVINCI_LPSC_ePWM,
244 DAVINCI_LPSC_eCAP,
245 DAVINCI_LPSC_eQEP,
246 DAVINCI_LPSC_SCR_P0,
247 DAVINCI_LPSC_SCR_P1,
248 DAVINCI_LPSC_CR_P3,
249 DAVINCI_LPSC_L3_CBA_RAM
250};
251
252#endif /* CONFIG_SOC_DA8XX */
253
David Brownell3e030292009-05-15 23:44:06 +0200254void lpsc_on(unsigned int id);
255void dsp_on(void);
256
257void davinci_enable_uart0(void);
258void davinci_enable_emac(void);
259void davinci_enable_i2c(void);
260void davinci_errata_workarounds(void);
261
Nick Thompson4c1e5092009-11-12 11:06:08 -0500262#ifndef CONFIG_SOC_DA8XX
263
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200264/* Some PSC defines */
265#define PSC_CHP_SHRTSW (0x01c40038)
266#define PSC_GBLCTL (0x01c41010)
267#define PSC_EPCPR (0x01c41070)
268#define PSC_EPCCR (0x01c41078)
269#define PSC_PTCMD (0x01c41120)
270#define PSC_PTSTAT (0x01c41128)
271#define PSC_PDSTAT (0x01c41200)
272#define PSC_PDSTAT1 (0x01c41204)
273#define PSC_PDCTL (0x01c41300)
274#define PSC_PDCTL1 (0x01c41304)
275
276#define PSC_MDCTL_BASE (0x01c41a00)
277#define PSC_MDSTAT_BASE (0x01c41800)
278
279#define VDD3P3V_PWDN (0x01c40048)
280#define UART0_PWREMU_MGMT (0x01c20030)
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200281
282#define PSC_SILVER_BULLET (0x01c41a20)
283
Nick Thompson4c1e5092009-11-12 11:06:08 -0500284#else /* CONFIG_SOC_DA8XX */
285
286#define PSC_PSC0_MODULE_ID_CNT 16
287#define PSC_PSC1_MODULE_ID_CNT 32
288
289struct davinci_psc_regs {
290 dv_reg revid;
291 dv_reg rsvd0[71];
292 dv_reg ptcmd;
293 dv_reg rsvd1;
294 dv_reg ptstat;
295 dv_reg rsvd2[437];
296 union {
297 struct {
298 dv_reg mdstat[PSC_PSC0_MODULE_ID_CNT];
299 dv_reg rsvd3[112];
300 dv_reg mdctl[PSC_PSC0_MODULE_ID_CNT];
301 } psc0;
302 struct {
303 dv_reg mdstat[PSC_PSC1_MODULE_ID_CNT];
304 dv_reg rsvd3[96];
305 dv_reg mdctl[PSC_PSC1_MODULE_ID_CNT];
306 } psc1;
307 };
308};
309
310#define davinci_psc0_regs ((struct davinci_psc_regs *)DAVINCI_PSC0_BASE)
311#define davinci_psc1_regs ((struct davinci_psc_regs *)DAVINCI_PSC1_BASE)
312
313#endif /* CONFIG_SOC_DA8XX */
314
315#ifndef CONFIG_SOC_DA8XX
316
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200317/* Miscellania... */
318#define VBPR (0x20000020)
David Brownell6f7e6392009-05-15 23:44:09 +0200319
320/* NOTE: system control modules are *highly* chip-specific, both
321 * as to register content (e.g. for muxing) and which registers exist.
322 */
323#define PINMUX0 0x01c40000
324#define PINMUX1 0x01c40004
325#define PINMUX2 0x01c40008
326#define PINMUX3 0x01c4000c
327#define PINMUX4 0x01c40010
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200328
Nick Thompson4c1e5092009-11-12 11:06:08 -0500329#else /* CONFIG_SOC_DA8XX */
330
331struct davinci_pllc_regs {
332 dv_reg revid;
333 dv_reg rsvd1[56];
334 dv_reg rstype;
335 dv_reg rsvd2[6];
336 dv_reg pllctl;
337 dv_reg ocsel;
338 dv_reg rsvd3[2];
339 dv_reg pllm;
340 dv_reg prediv;
341 dv_reg plldiv1;
342 dv_reg plldiv2;
343 dv_reg plldiv3;
344 dv_reg oscdiv;
345 dv_reg postdiv;
346 dv_reg rsvd4[3];
347 dv_reg pllcmd;
348 dv_reg pllstat;
349 dv_reg alnctl;
350 dv_reg dchange;
351 dv_reg cken;
352 dv_reg ckstat;
353 dv_reg systat;
354 dv_reg rsvd5[3];
355 dv_reg plldiv4;
356 dv_reg plldiv5;
357 dv_reg plldiv6;
358 dv_reg plldiv7;
359 dv_reg rsvd6[32];
360 dv_reg emucnt0;
361 dv_reg emucnt1;
362};
363
364#define davinci_pllc_regs ((struct davinci_pllc_regs *)DAVINCI_PLL_CNTRL0_BASE)
365#define DAVINCI_PLLC_DIV_MASK 0x1f
366
367/* Clock IDs */
368enum davinci_clk_ids {
369 DAVINCI_SPI0_CLKID = 2,
370 DAVINCI_UART2_CLKID = 2,
371 DAVINCI_MDIO_CLKID = 4,
372 DAVINCI_ARM_CLKID = 6,
373 DAVINCI_PLLM_CLKID = 0xff,
374 DAVINCI_PLLC_CLKID = 0x100,
375 DAVINCI_AUXCLK_CLKID = 0x101
376};
377
378int clk_get(enum davinci_clk_ids id);
379
380/* Boot config */
381struct davinci_syscfg_regs {
382 dv_reg revid;
383 dv_reg rsvd[71];
384 dv_reg pinmux[20];
385 dv_reg suspsrc;
386 dv_reg chipsig;
387 dv_reg chipsig_clr;
388 dv_reg cfgchip0;
389 dv_reg cfgchip1;
390 dv_reg cfgchip2;
391 dv_reg cfgchip3;
392 dv_reg cfgchip4;
393};
394
395#define davinci_syscfg_regs \
396 ((struct davinci_syscfg_regs *)DAVINCI_BOOTCFG_BASE)
397
398/* Emulation suspend bits */
399#define DAVINCI_SYSCFG_SUSPSRC_EMAC (1 << 5)
400#define DAVINCI_SYSCFG_SUSPSRC_I2C (1 << 16)
401#define DAVINCI_SYSCFG_SUSPSRC_SPI0 (1 << 21)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530402#define DAVINCI_SYSCFG_SUSPSRC_SPI1 (1 << 22)
Nick Thompson4c1e5092009-11-12 11:06:08 -0500403#define DAVINCI_SYSCFG_SUSPSRC_UART2 (1 << 20)
404#define DAVINCI_SYSCFG_SUSPSRC_TIMER0 (1 << 27)
405
406/* Interrupt controller */
407struct davinci_aintc_regs {
408 dv_reg revid;
409 dv_reg cr;
410 dv_reg dummy0[2];
411 dv_reg ger;
412 dv_reg dummy1[219];
413 dv_reg ecr1;
414 dv_reg ecr2;
415 dv_reg ecr3;
416 dv_reg dummy2[1117];
417 dv_reg hier;
418};
419
420#define davinci_aintc_regs ((struct davinci_aintc_regs *)DAVINCI_INTC_BASE)
421
422struct davinci_uart_ctrl_regs {
423 dv_reg revid1;
424 dv_reg revid2;
425 dv_reg pwremu_mgmt;
426 dv_reg mdr;
427};
428
429#define DAVINCI_UART_CTRL_BASE 0x28
430#define DAVINCI_UART0_CTRL_ADDR (DAVINCI_UART0_BASE + DAVINCI_UART_CTRL_BASE)
431#define DAVINCI_UART1_CTRL_ADDR (DAVINCI_UART1_BASE + DAVINCI_UART_CTRL_BASE)
432#define DAVINCI_UART2_CTRL_ADDR (DAVINCI_UART2_BASE + DAVINCI_UART_CTRL_BASE)
433
434#define davinci_uart0_ctrl_regs \
435 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART0_CTRL_ADDR)
436#define davinci_uart1_ctrl_regs \
437 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART1_CTRL_ADDR)
438#define davinci_uart2_ctrl_regs \
439 ((struct davinci_uart_ctrl_regs *)DAVINCI_UART2_CTRL_ADDR)
440
441/* UART PWREMU_MGMT definitions */
442#define DAVINCI_UART_PWREMU_MGMT_FREE (1 << 0)
443#define DAVINCI_UART_PWREMU_MGMT_URRST (1 << 13)
444#define DAVINCI_UART_PWREMU_MGMT_UTRST (1 << 14)
445
Sudhakar Rajashekhara5449b1d2010-11-11 15:38:01 +0100446static inline int cpu_is_da830(void)
447{
448 unsigned int jtag_id = REG(JTAG_ID_REG);
449 unsigned short part_no = (jtag_id >> 12) & 0xffff;
450
451 return ((part_no == 0xb7df) ? 1 : 0);
452}
453static inline int cpu_is_da850(void)
454{
455 unsigned int jtag_id = REG(JTAG_ID_REG);
456 unsigned short part_no = (jtag_id >> 12) & 0xffff;
457
458 return ((part_no == 0xb7d1) ? 1 : 0);
459}
460
Nick Thompson4c1e5092009-11-12 11:06:08 -0500461#endif /* CONFIG_SOC_DA8XX */
462
Sergey Kubushyne8f39122007-08-10 20:26:18 +0200463#endif /* __ASM_ARCH_HARDWARE_H */