blob: 06ba4e39f1f5ef40f3589e87f75dae3e98fc5481 [file] [log] [blame]
Sascha Hauer15ea70f2008-03-26 20:40:49 +01001/*
Marek Vasut94cb8422011-09-22 09:22:12 +00002 * i2c driver for Freescale i.MX series
Sascha Hauer15ea70f2008-03-26 20:40:49 +01003 *
4 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Marek Vasut94cb8422011-09-22 09:22:12 +00005 * (c) 2011 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on i2c-imx.c from linux kernel:
8 * Copyright (C) 2005 Torsten Koschorrek <koschorrek at synertronixx.de>
9 * Copyright (C) 2005 Matthias Blaschke <blaschke at synertronixx.de>
10 * Copyright (C) 2007 RightHand Technologies, Inc.
11 * Copyright (C) 2008 Darius Augulis <darius.augulis at teltonika.lt>
12 *
Sascha Hauer15ea70f2008-03-26 20:40:49 +010013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Sascha Hauer15ea70f2008-03-26 20:40:49 +010015 */
16
17#include <common.h>
Liu Hui-R64343447beb12011-01-03 22:27:39 +000018#include <asm/arch/clock.h>
Stefano Babic78129d92011-03-14 15:43:56 +010019#include <asm/arch/imx-regs.h>
Troy Kisky752ac8f2012-07-19 08:18:04 +000020#include <asm/errno.h>
Troy Kisky2254b7f2012-07-19 08:18:03 +000021#include <asm/io.h>
Marek Vasut5f1291e2011-10-26 00:05:44 +000022#include <i2c.h>
Troy Kiskyf024a3b2012-07-19 08:18:09 +000023#include <watchdog.h>
Sascha Hauer15ea70f2008-03-26 20:40:49 +010024
Alison Wangcf508002013-06-17 15:30:39 +080025#ifdef I2C_QUIRK_REG
26struct mxc_i2c_regs {
27 uint8_t iadr;
28 uint8_t ifdr;
29 uint8_t i2cr;
30 uint8_t i2sr;
31 uint8_t i2dr;
32};
33#else
Marek Vasut94cb8422011-09-22 09:22:12 +000034struct mxc_i2c_regs {
35 uint32_t iadr;
36 uint32_t ifdr;
37 uint32_t i2cr;
38 uint32_t i2sr;
39 uint32_t i2dr;
40};
Alison Wangcf508002013-06-17 15:30:39 +080041#endif
Sascha Hauer15ea70f2008-03-26 20:40:49 +010042
Sascha Hauer15ea70f2008-03-26 20:40:49 +010043#define I2CR_IIEN (1 << 6)
44#define I2CR_MSTA (1 << 5)
45#define I2CR_MTX (1 << 4)
46#define I2CR_TX_NO_AK (1 << 3)
47#define I2CR_RSTA (1 << 2)
48
49#define I2SR_ICF (1 << 7)
50#define I2SR_IBB (1 << 5)
Troy Kisky8ff683a2012-07-19 08:18:15 +000051#define I2SR_IAL (1 << 4)
Sascha Hauer15ea70f2008-03-26 20:40:49 +010052#define I2SR_IIF (1 << 1)
53#define I2SR_RX_NO_AK (1 << 0)
54
Alison Wangcf508002013-06-17 15:30:39 +080055#ifdef I2C_QUIRK_REG
56#define I2CR_IEN (0 << 7)
57#define I2CR_IDIS (1 << 7)
58#define I2SR_IIF_CLEAR (1 << 1)
59#else
60#define I2CR_IEN (1 << 7)
61#define I2CR_IDIS (0 << 7)
62#define I2SR_IIF_CLEAR (0 << 1)
63#endif
64
Troy Kiskyae447602012-07-19 08:18:18 +000065#if defined(CONFIG_HARD_I2C) && !defined(CONFIG_SYS_I2C_BASE)
Troy Kisky8462c632012-04-24 17:33:25 +000066#error "define CONFIG_SYS_I2C_BASE to use the mxc_i2c driver"
Sascha Hauer15ea70f2008-03-26 20:40:49 +010067#endif
68
Alison Wangcf508002013-06-17 15:30:39 +080069#ifdef I2C_QUIRK_REG
70static u16 i2c_clk_div[60][2] = {
71 { 20, 0x00 }, { 22, 0x01 }, { 24, 0x02 }, { 26, 0x03 },
72 { 28, 0x04 }, { 30, 0x05 }, { 32, 0x09 }, { 34, 0x06 },
73 { 36, 0x0A }, { 40, 0x07 }, { 44, 0x0C }, { 48, 0x0D },
74 { 52, 0x43 }, { 56, 0x0E }, { 60, 0x45 }, { 64, 0x12 },
75 { 68, 0x0F }, { 72, 0x13 }, { 80, 0x14 }, { 88, 0x15 },
76 { 96, 0x19 }, { 104, 0x16 }, { 112, 0x1A }, { 128, 0x17 },
77 { 136, 0x4F }, { 144, 0x1C }, { 160, 0x1D }, { 176, 0x55 },
78 { 192, 0x1E }, { 208, 0x56 }, { 224, 0x22 }, { 228, 0x24 },
79 { 240, 0x1F }, { 256, 0x23 }, { 288, 0x5C }, { 320, 0x25 },
80 { 384, 0x26 }, { 448, 0x2A }, { 480, 0x27 }, { 512, 0x2B },
81 { 576, 0x2C }, { 640, 0x2D }, { 768, 0x31 }, { 896, 0x32 },
82 { 960, 0x2F }, { 1024, 0x33 }, { 1152, 0x34 }, { 1280, 0x35 },
83 { 1536, 0x36 }, { 1792, 0x3A }, { 1920, 0x37 }, { 2048, 0x3B },
84 { 2304, 0x3C }, { 2560, 0x3D }, { 3072, 0x3E }, { 3584, 0x7A },
85 { 3840, 0x3F }, { 4096, 0x7B }, { 5120, 0x7D }, { 6144, 0x7E },
86};
87#else
Marek Vasut94cb8422011-09-22 09:22:12 +000088static u16 i2c_clk_div[50][2] = {
89 { 22, 0x20 }, { 24, 0x21 }, { 26, 0x22 }, { 28, 0x23 },
90 { 30, 0x00 }, { 32, 0x24 }, { 36, 0x25 }, { 40, 0x26 },
91 { 42, 0x03 }, { 44, 0x27 }, { 48, 0x28 }, { 52, 0x05 },
92 { 56, 0x29 }, { 60, 0x06 }, { 64, 0x2A }, { 72, 0x2B },
93 { 80, 0x2C }, { 88, 0x09 }, { 96, 0x2D }, { 104, 0x0A },
94 { 112, 0x2E }, { 128, 0x2F }, { 144, 0x0C }, { 160, 0x30 },
95 { 192, 0x31 }, { 224, 0x32 }, { 240, 0x0F }, { 256, 0x33 },
96 { 288, 0x10 }, { 320, 0x34 }, { 384, 0x35 }, { 448, 0x36 },
97 { 480, 0x13 }, { 512, 0x37 }, { 576, 0x14 }, { 640, 0x38 },
98 { 768, 0x39 }, { 896, 0x3A }, { 960, 0x17 }, { 1024, 0x3B },
99 { 1152, 0x18 }, { 1280, 0x3C }, { 1536, 0x3D }, { 1792, 0x3E },
100 { 1920, 0x1B }, { 2048, 0x3F }, { 2304, 0x1C }, { 2560, 0x1D },
101 { 3072, 0x1E }, { 3840, 0x1F }
102};
Alison Wangcf508002013-06-17 15:30:39 +0800103#endif
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100104
Marek Vasut94cb8422011-09-22 09:22:12 +0000105/*
106 * Calculate and set proper clock divider
107 */
Marek Vasut5f1291e2011-10-26 00:05:44 +0000108static uint8_t i2c_imx_get_clk(unsigned int rate)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100109{
Marek Vasut94cb8422011-09-22 09:22:12 +0000110 unsigned int i2c_clk_rate;
111 unsigned int div;
Marek Vasut5f1291e2011-10-26 00:05:44 +0000112 u8 clk_div;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100113
Liu Hui-R64343447beb12011-01-03 22:27:39 +0000114#if defined(CONFIG_MX31)
Stefano Babic22121722011-01-20 07:50:44 +0000115 struct clock_control_regs *sc_regs =
116 (struct clock_control_regs *)CCM_BASE;
Marek Vasut94cb8422011-09-22 09:22:12 +0000117
Guennadi Liakhovetski3314fc62009-02-13 09:23:36 +0100118 /* start the required I2C clock */
Troy Kisky8462c632012-04-24 17:33:25 +0000119 writel(readl(&sc_regs->cgr0) | (3 << CONFIG_SYS_I2C_CLK_OFFSET),
Stefano Babic22121722011-01-20 07:50:44 +0000120 &sc_regs->cgr0);
Liu Hui-R64343447beb12011-01-03 22:27:39 +0000121#endif
Guennadi Liakhovetski3314fc62009-02-13 09:23:36 +0100122
Marek Vasut94cb8422011-09-22 09:22:12 +0000123 /* Divider value calculation */
Matthias Weisser99ba3422012-09-24 02:46:53 +0000124 i2c_clk_rate = mxc_get_clock(MXC_I2C_CLK);
Marek Vasut94cb8422011-09-22 09:22:12 +0000125 div = (i2c_clk_rate + rate - 1) / rate;
126 if (div < i2c_clk_div[0][0])
Marek Vasut4f274442011-09-27 06:34:11 +0000127 clk_div = 0;
Marek Vasut94cb8422011-09-22 09:22:12 +0000128 else if (div > i2c_clk_div[ARRAY_SIZE(i2c_clk_div) - 1][0])
Marek Vasut4f274442011-09-27 06:34:11 +0000129 clk_div = ARRAY_SIZE(i2c_clk_div) - 1;
Marek Vasut94cb8422011-09-22 09:22:12 +0000130 else
Marek Vasut4f274442011-09-27 06:34:11 +0000131 for (clk_div = 0; i2c_clk_div[clk_div][0] < div; clk_div++)
Marek Vasut94cb8422011-09-22 09:22:12 +0000132 ;
133
134 /* Store divider value */
Marek Vasut5f1291e2011-10-26 00:05:44 +0000135 return clk_div;
Marek Vasut94cb8422011-09-22 09:22:12 +0000136}
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100137
Marek Vasut94cb8422011-09-22 09:22:12 +0000138/*
Troy Kiskyae447602012-07-19 08:18:18 +0000139 * Set I2C Bus speed
Marek Vasut94cb8422011-09-22 09:22:12 +0000140 */
Marek Vasutae611462012-11-12 14:34:26 +0000141static int bus_i2c_set_bus_speed(void *base, int speed)
Marek Vasut94cb8422011-09-22 09:22:12 +0000142{
Troy Kiskyae447602012-07-19 08:18:18 +0000143 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base;
Marek Vasut5f1291e2011-10-26 00:05:44 +0000144 u8 clk_idx = i2c_imx_get_clk(speed);
145 u8 idx = i2c_clk_div[clk_idx][1];
146
147 /* Store divider value */
148 writeb(idx, &i2c_regs->ifdr);
149
Troy Kiskye6fa4d72012-07-19 08:18:12 +0000150 /* Reset module */
Alison Wangcf508002013-06-17 15:30:39 +0800151 writeb(I2CR_IDIS, &i2c_regs->i2cr);
Troy Kiskye6fa4d72012-07-19 08:18:12 +0000152 writeb(0, &i2c_regs->i2sr);
Marek Vasut4f274442011-09-27 06:34:11 +0000153 return 0;
154}
155
156/*
157 * Get I2C Speed
158 */
Marek Vasutae611462012-11-12 14:34:26 +0000159static unsigned int bus_i2c_get_bus_speed(void *base)
Marek Vasut4f274442011-09-27 06:34:11 +0000160{
Troy Kiskyae447602012-07-19 08:18:18 +0000161 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base;
Marek Vasut5f1291e2011-10-26 00:05:44 +0000162 u8 clk_idx = readb(&i2c_regs->ifdr);
163 u8 clk_div;
164
165 for (clk_div = 0; i2c_clk_div[clk_div][1] != clk_idx; clk_div++)
166 ;
167
Matthias Weisser99ba3422012-09-24 02:46:53 +0000168 return mxc_get_clock(MXC_I2C_CLK) / i2c_clk_div[clk_div][0];
Marek Vasut4f274442011-09-27 06:34:11 +0000169}
170
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000171#define ST_BUS_IDLE (0 | (I2SR_IBB << 8))
172#define ST_BUS_BUSY (I2SR_IBB | (I2SR_IBB << 8))
173#define ST_IIF (I2SR_IIF | (I2SR_IIF << 8))
Stefano Babic848bb992011-01-20 07:51:31 +0000174
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000175static int wait_for_sr_state(struct mxc_i2c_regs *i2c_regs, unsigned state)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100176{
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000177 unsigned sr;
178 ulong elapsed;
179 ulong start_time = get_timer(0);
180 for (;;) {
181 sr = readb(&i2c_regs->i2sr);
Troy Kisky8ff683a2012-07-19 08:18:15 +0000182 if (sr & I2SR_IAL) {
Alison Wangcf508002013-06-17 15:30:39 +0800183#ifdef I2C_QUIRK_REG
184 writeb(sr | I2SR_IAL, &i2c_regs->i2sr);
185#else
Troy Kisky8ff683a2012-07-19 08:18:15 +0000186 writeb(sr & ~I2SR_IAL, &i2c_regs->i2sr);
Alison Wangcf508002013-06-17 15:30:39 +0800187#endif
Troy Kisky8ff683a2012-07-19 08:18:15 +0000188 printf("%s: Arbitration lost sr=%x cr=%x state=%x\n",
189 __func__, sr, readb(&i2c_regs->i2cr), state);
190 return -ERESTART;
191 }
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000192 if ((sr & (state >> 8)) == (unsigned char)state)
193 return sr;
194 WATCHDOG_RESET();
195 elapsed = get_timer(start_time);
196 if (elapsed > (CONFIG_SYS_HZ / 10)) /* .1 seconds */
197 break;
Marek Vasut94cb8422011-09-22 09:22:12 +0000198 }
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000199 printf("%s: failed sr=%x cr=%x state=%x\n", __func__,
200 sr, readb(&i2c_regs->i2cr), state);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000201 return -ETIMEDOUT;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100202}
203
Troy Kisky752ac8f2012-07-19 08:18:04 +0000204static int tx_byte(struct mxc_i2c_regs *i2c_regs, u8 byte)
Stefano Babic848bb992011-01-20 07:51:31 +0000205{
Troy Kisky752ac8f2012-07-19 08:18:04 +0000206 int ret;
Stefano Babic848bb992011-01-20 07:51:31 +0000207
Alison Wangcf508002013-06-17 15:30:39 +0800208 writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000209 writeb(byte, &i2c_regs->i2dr);
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000210 ret = wait_for_sr_state(i2c_regs, ST_IIF);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000211 if (ret < 0)
212 return ret;
Troy Kisky752ac8f2012-07-19 08:18:04 +0000213 if (ret & I2SR_RX_NO_AK)
214 return -ENODEV;
215 return 0;
Marek Vasut94cb8422011-09-22 09:22:12 +0000216}
Stefano Babic848bb992011-01-20 07:51:31 +0000217
Marek Vasut94cb8422011-09-22 09:22:12 +0000218/*
Troy Kiskyfef163f2012-07-19 08:18:13 +0000219 * Stop I2C transaction
Marek Vasut94cb8422011-09-22 09:22:12 +0000220 */
Troy Kiskya2d15da2012-07-19 08:18:17 +0000221static void i2c_imx_stop(struct mxc_i2c_regs *i2c_regs)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100222{
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000223 int ret;
Troy Kiskyfef163f2012-07-19 08:18:13 +0000224 unsigned int temp = readb(&i2c_regs->i2cr);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100225
Troy Kisky1ac1e452012-07-19 08:18:02 +0000226 temp &= ~(I2CR_MSTA | I2CR_MTX);
Marek Vasut94cb8422011-09-22 09:22:12 +0000227 writeb(temp, &i2c_regs->i2cr);
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000228 ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
229 if (ret < 0)
230 printf("%s:trigger stop failed\n", __func__);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100231}
232
Marek Vasut94cb8422011-09-22 09:22:12 +0000233/*
Troy Kisky14db6f22012-07-19 08:18:06 +0000234 * Send start signal, chip address and
235 * write register address
Marek Vasut94cb8422011-09-22 09:22:12 +0000236 */
Troy Kiskyeca037a2012-07-19 08:18:16 +0000237static int i2c_init_transfer_(struct mxc_i2c_regs *i2c_regs,
Troy Kisky14db6f22012-07-19 08:18:06 +0000238 uchar chip, uint addr, int alen)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100239{
Troy Kiskya974bcc2012-07-19 08:18:11 +0000240 unsigned int temp;
241 int ret;
242
243 /* Enable I2C controller */
Alison Wangcf508002013-06-17 15:30:39 +0800244#ifdef I2C_QUIRK_REG
245 if (readb(&i2c_regs->i2cr) & I2CR_IDIS) {
246#else
Troy Kiskyfef163f2012-07-19 08:18:13 +0000247 if (!(readb(&i2c_regs->i2cr) & I2CR_IEN)) {
Alison Wangcf508002013-06-17 15:30:39 +0800248#endif
Troy Kiskyfef163f2012-07-19 08:18:13 +0000249 writeb(I2CR_IEN, &i2c_regs->i2cr);
250 /* Wait for controller to be stable */
251 udelay(50);
252 }
Troy Kiskye203df32012-07-19 08:18:14 +0000253 if (readb(&i2c_regs->iadr) == (chip << 1))
254 writeb((chip << 1) ^ 2, &i2c_regs->iadr);
Alison Wangcf508002013-06-17 15:30:39 +0800255 writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr);
Troy Kiskyfef163f2012-07-19 08:18:13 +0000256 ret = wait_for_sr_state(i2c_regs, ST_BUS_IDLE);
257 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000258 return ret;
Troy Kiskya974bcc2012-07-19 08:18:11 +0000259
260 /* Start I2C transaction */
261 temp = readb(&i2c_regs->i2cr);
262 temp |= I2CR_MSTA;
263 writeb(temp, &i2c_regs->i2cr);
264
265 ret = wait_for_sr_state(i2c_regs, ST_BUS_BUSY);
266 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000267 return ret;
Troy Kisky14db6f22012-07-19 08:18:06 +0000268
Troy Kiskya974bcc2012-07-19 08:18:11 +0000269 temp |= I2CR_MTX | I2CR_TX_NO_AK;
270 writeb(temp, &i2c_regs->i2cr);
271
Troy Kisky14db6f22012-07-19 08:18:06 +0000272 /* write slave address */
273 ret = tx_byte(i2c_regs, chip << 1);
274 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000275 return ret;
Marek Vasut94cb8422011-09-22 09:22:12 +0000276
Marek Vasut5f1291e2011-10-26 00:05:44 +0000277 while (alen--) {
Troy Kisky752ac8f2012-07-19 08:18:04 +0000278 ret = tx_byte(i2c_regs, (addr >> (alen * 8)) & 0xff);
279 if (ret < 0)
Troy Kiskyeca037a2012-07-19 08:18:16 +0000280 return ret;
Stefano Babic848bb992011-01-20 07:51:31 +0000281 }
Troy Kisky14db6f22012-07-19 08:18:06 +0000282 return 0;
Troy Kiskyeca037a2012-07-19 08:18:16 +0000283}
284
Troy Kiskya23ab222012-07-19 08:18:19 +0000285static int i2c_idle_bus(void *base);
286
Troy Kiskyeca037a2012-07-19 08:18:16 +0000287static int i2c_init_transfer(struct mxc_i2c_regs *i2c_regs,
288 uchar chip, uint addr, int alen)
289{
290 int retry;
291 int ret;
292 for (retry = 0; retry < 3; retry++) {
293 ret = i2c_init_transfer_(i2c_regs, chip, addr, alen);
294 if (ret >= 0)
295 return 0;
Troy Kiskya2d15da2012-07-19 08:18:17 +0000296 i2c_imx_stop(i2c_regs);
Troy Kiskyeca037a2012-07-19 08:18:16 +0000297 if (ret == -ENODEV)
298 return ret;
299
300 printf("%s: failed for chip 0x%x retry=%d\n", __func__, chip,
301 retry);
302 if (ret != -ERESTART)
Alison Wangcf508002013-06-17 15:30:39 +0800303 /* Disable controller */
304 writeb(I2CR_IDIS, &i2c_regs->i2cr);
Troy Kiskyeca037a2012-07-19 08:18:16 +0000305 udelay(100);
Troy Kiskya23ab222012-07-19 08:18:19 +0000306 if (i2c_idle_bus(i2c_regs) < 0)
307 break;
Troy Kiskyeca037a2012-07-19 08:18:16 +0000308 }
309 printf("%s: give up i2c_regs=%p\n", __func__, i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000310 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100311}
312
Marek Vasut94cb8422011-09-22 09:22:12 +0000313/*
Marek Vasut94cb8422011-09-22 09:22:12 +0000314 * Read data from I2C device
315 */
Troy Kiskyae447602012-07-19 08:18:18 +0000316int bus_i2c_read(void *base, uchar chip, uint addr, int alen, uchar *buf,
317 int len)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100318{
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100319 int ret;
Marek Vasut94cb8422011-09-22 09:22:12 +0000320 unsigned int temp;
321 int i;
Troy Kiskyae447602012-07-19 08:18:18 +0000322 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100323
Troy Kisky14db6f22012-07-19 08:18:06 +0000324 ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000325 if (ret < 0)
Marek Vasut94cb8422011-09-22 09:22:12 +0000326 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100327
Marek Vasut94cb8422011-09-22 09:22:12 +0000328 temp = readb(&i2c_regs->i2cr);
329 temp |= I2CR_RSTA;
330 writeb(temp, &i2c_regs->i2cr);
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100331
Troy Kisky752ac8f2012-07-19 08:18:04 +0000332 ret = tx_byte(i2c_regs, (chip << 1) | 1);
Troy Kisky0ce898d2012-07-19 08:18:07 +0000333 if (ret < 0) {
Troy Kiskya2d15da2012-07-19 08:18:17 +0000334 i2c_imx_stop(i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000335 return ret;
Troy Kisky0ce898d2012-07-19 08:18:07 +0000336 }
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100337
Marek Vasut94cb8422011-09-22 09:22:12 +0000338 /* setup bus to read data */
339 temp = readb(&i2c_regs->i2cr);
340 temp &= ~(I2CR_MTX | I2CR_TX_NO_AK);
341 if (len == 1)
342 temp |= I2CR_TX_NO_AK;
343 writeb(temp, &i2c_regs->i2cr);
Alison Wangcf508002013-06-17 15:30:39 +0800344 writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr);
Troy Kisky30fa77c2012-07-19 08:18:05 +0000345 readb(&i2c_regs->i2dr); /* dummy read to clear ICF */
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100346
Marek Vasut94cb8422011-09-22 09:22:12 +0000347 /* read data */
348 for (i = 0; i < len; i++) {
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000349 ret = wait_for_sr_state(i2c_regs, ST_IIF);
350 if (ret < 0) {
Troy Kiskya2d15da2012-07-19 08:18:17 +0000351 i2c_imx_stop(i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000352 return ret;
Troy Kisky0ce898d2012-07-19 08:18:07 +0000353 }
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100354
Marek Vasut94cb8422011-09-22 09:22:12 +0000355 /*
356 * It must generate STOP before read I2DR to prevent
357 * controller from generating another clock cycle
358 */
359 if (i == (len - 1)) {
Troy Kiskya2d15da2012-07-19 08:18:17 +0000360 i2c_imx_stop(i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000361 } else if (i == (len - 2)) {
362 temp = readb(&i2c_regs->i2cr);
363 temp |= I2CR_TX_NO_AK;
364 writeb(temp, &i2c_regs->i2cr);
365 }
Alison Wangcf508002013-06-17 15:30:39 +0800366 writeb(I2SR_IIF_CLEAR, &i2c_regs->i2sr);
Marek Vasut94cb8422011-09-22 09:22:12 +0000367 buf[i] = readb(&i2c_regs->i2dr);
368 }
Troy Kiskya2d15da2012-07-19 08:18:17 +0000369 i2c_imx_stop(i2c_regs);
Troy Kiskyf024a3b2012-07-19 08:18:09 +0000370 return 0;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100371}
372
Marek Vasut94cb8422011-09-22 09:22:12 +0000373/*
374 * Write data to I2C device
375 */
Troy Kiskyae447602012-07-19 08:18:18 +0000376int bus_i2c_write(void *base, uchar chip, uint addr, int alen,
377 const uchar *buf, int len)
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100378{
Marek Vasut94cb8422011-09-22 09:22:12 +0000379 int ret;
380 int i;
Troy Kiskyae447602012-07-19 08:18:18 +0000381 struct mxc_i2c_regs *i2c_regs = (struct mxc_i2c_regs *)base;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100382
Troy Kisky14db6f22012-07-19 08:18:06 +0000383 ret = i2c_init_transfer(i2c_regs, chip, addr, alen);
Troy Kisky752ac8f2012-07-19 08:18:04 +0000384 if (ret < 0)
Marek Vasut94cb8422011-09-22 09:22:12 +0000385 return ret;
Sascha Hauer15ea70f2008-03-26 20:40:49 +0100386
Marek Vasut94cb8422011-09-22 09:22:12 +0000387 for (i = 0; i < len; i++) {
Troy Kisky752ac8f2012-07-19 08:18:04 +0000388 ret = tx_byte(i2c_regs, buf[i]);
389 if (ret < 0)
Troy Kisky0ce898d2012-07-19 08:18:07 +0000390 break;
Marek Vasut94cb8422011-09-22 09:22:12 +0000391 }
Troy Kiskya2d15da2012-07-19 08:18:17 +0000392 i2c_imx_stop(i2c_regs);
Marek Vasut94cb8422011-09-22 09:22:12 +0000393 return ret;
394}
Troy Kisky321a42b2012-07-19 08:18:08 +0000395
Troy Kiskyae447602012-07-19 08:18:18 +0000396struct i2c_parms {
397 void *base;
398 void *idle_bus_data;
399 int (*idle_bus_fn)(void *p);
400};
401
402struct sram_data {
403 unsigned curr_i2c_bus;
404 struct i2c_parms i2c_data[3];
405};
406
Troy Kisky321a42b2012-07-19 08:18:08 +0000407/*
Troy Kiskyae447602012-07-19 08:18:18 +0000408 * For SPL boot some boards need i2c before SDRAM is initialized so force
409 * variables to live in SRAM
410 */
411static struct sram_data __attribute__((section(".data"))) srdata;
412
413void *get_base(void)
414{
415#ifdef CONFIG_SYS_I2C_BASE
416#ifdef CONFIG_I2C_MULTI_BUS
417 void *ret = srdata.i2c_data[srdata.curr_i2c_bus].base;
418 if (ret)
419 return ret;
420#endif
421 return (void *)CONFIG_SYS_I2C_BASE;
422#elif defined(CONFIG_I2C_MULTI_BUS)
423 return srdata.i2c_data[srdata.curr_i2c_bus].base;
424#else
425 return srdata.i2c_data[0].base;
426#endif
427}
428
Troy Kiskya23ab222012-07-19 08:18:19 +0000429static struct i2c_parms *i2c_get_parms(void *base)
430{
431 int i = 0;
432 struct i2c_parms *p = srdata.i2c_data;
433 while (i < ARRAY_SIZE(srdata.i2c_data)) {
434 if (p->base == base)
435 return p;
436 p++;
437 i++;
438 }
439 printf("Invalid I2C base: %p\n", base);
440 return NULL;
441}
442
443static int i2c_idle_bus(void *base)
444{
445 struct i2c_parms *p = i2c_get_parms(base);
446 if (p && p->idle_bus_fn)
447 return p->idle_bus_fn(p->idle_bus_data);
448 return 0;
449}
450
Troy Kiskyb6f98262012-07-19 08:18:20 +0000451#ifdef CONFIG_I2C_MULTI_BUS
452unsigned int i2c_get_bus_num(void)
453{
454 return srdata.curr_i2c_bus;
455}
456
457int i2c_set_bus_num(unsigned bus_idx)
458{
459 if (bus_idx >= ARRAY_SIZE(srdata.i2c_data))
460 return -1;
461 if (!srdata.i2c_data[bus_idx].base)
462 return -1;
463 srdata.curr_i2c_bus = bus_idx;
464 return 0;
465}
466#endif
467
Troy Kiskyae447602012-07-19 08:18:18 +0000468int i2c_read(uchar chip, uint addr, int alen, uchar *buf, int len)
469{
470 return bus_i2c_read(get_base(), chip, addr, alen, buf, len);
471}
472
473int i2c_write(uchar chip, uint addr, int alen, uchar *buf, int len)
474{
475 return bus_i2c_write(get_base(), chip, addr, alen, buf, len);
476}
477
478/*
Troy Kisky321a42b2012-07-19 08:18:08 +0000479 * Test if a chip at a given address responds (probe the chip)
480 */
481int i2c_probe(uchar chip)
482{
Troy Kiskyae447602012-07-19 08:18:18 +0000483 return bus_i2c_write(get_base(), chip, 0, 0, NULL, 0);
484}
485
486void bus_i2c_init(void *base, int speed, int unused,
487 int (*idle_bus_fn)(void *p), void *idle_bus_data)
488{
489 int i = 0;
490 struct i2c_parms *p = srdata.i2c_data;
491 if (!base)
492 return;
493 for (;;) {
494 if (!p->base || (p->base == base)) {
495 p->base = base;
496 if (idle_bus_fn) {
497 p->idle_bus_fn = idle_bus_fn;
498 p->idle_bus_data = idle_bus_data;
499 }
500 break;
501 }
502 p++;
503 i++;
504 if (i >= ARRAY_SIZE(srdata.i2c_data))
505 return;
506 }
507 bus_i2c_set_bus_speed(base, speed);
508}
509
510/*
511 * Init I2C Bus
512 */
513void i2c_init(int speed, int unused)
514{
515 bus_i2c_init(get_base(), speed, unused, NULL, NULL);
516}
517
518/*
519 * Set I2C Speed
520 */
521int i2c_set_bus_speed(unsigned int speed)
522{
523 return bus_i2c_set_bus_speed(get_base(), speed);
524}
525
526/*
527 * Get I2C Speed
528 */
529unsigned int i2c_get_bus_speed(void)
530{
531 return bus_i2c_get_bus_speed(get_base());
Troy Kisky321a42b2012-07-19 08:18:08 +0000532}