blob: 0d6a5fec97bdc72a8f35e96f19e95db5c2ac6f58 [file] [log] [blame]
Eran Liberty9095d4a2005-07-28 10:08:46 -05001/*
Vivek Mahajan288f7fb2009-05-25 17:23:16 +05302 * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
Eran Liberty9095d4a2005-07-28 10:08:46 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
Eran Liberty9095d4a2005-07-28 10:08:46 -050021 */
22
23#include <common.h>
24#include <mpc83xx.h>
25#include <ioports.h>
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053026#include <asm/io.h>
Kim Phillips328040a2009-09-25 18:19:44 -050027#ifdef CONFIG_USB_EHCI_FSL
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053028#include <usb/ehci-fsl.h>
29#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -050030
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
32
Dave Liue732e9c2006-11-03 12:11:15 -060033#ifdef CONFIG_QE
34extern qe_iop_conf_t qe_iop_conf_tab[];
35extern void qe_config_iopin(u8 port, u8 pin, int dir,
36 int open_drain, int assign);
37extern void qe_init(uint qe_base);
38extern void qe_reset(void);
39
40static void config_qe_ioports(void)
41{
42 u8 port, pin;
43 int dir, open_drain, assign;
44 int i;
45
46 for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
47 port = qe_iop_conf_tab[i].port;
48 pin = qe_iop_conf_tab[i].pin;
49 dir = qe_iop_conf_tab[i].dir;
50 open_drain = qe_iop_conf_tab[i].open_drain;
51 assign = qe_iop_conf_tab[i].assign;
52 qe_config_iopin(port, pin, dir, open_drain, assign);
53 }
54}
55#endif
56
Eran Liberty9095d4a2005-07-28 10:08:46 -050057/*
58 * Breathe some life into the CPU...
59 *
60 * Set up the memory map,
61 * initialize a bunch of registers,
62 * initialize the UPM's
63 */
64void cpu_init_f (volatile immap_t * im)
65{
Kim Phillips328040a2009-09-25 18:19:44 -050066 __be32 acr_mask =
67#ifdef CONFIG_SYS_ACR_PIPE_DEP /* Arbiter pipeline depth */
68 (ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -060069#endif
Kim Phillips328040a2009-09-25 18:19:44 -050070#ifdef CONFIG_SYS_ACR_RPTCNT /* Arbiter repeat count */
71 (ACR_RPTCNT << ACR_RPTCNT_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -060072#endif
Kim Phillips328040a2009-09-25 18:19:44 -050073 0;
74 __be32 acr_val =
75#ifdef CONFIG_SYS_ACR_PIPE_DEP /* Arbiter pipeline depth */
76 (CONFIG_SYS_ACR_PIPE_DEP << ACR_PIPE_DEP_SHIFT) |
77#endif
78#ifdef CONFIG_SYS_ACR_RPTCNT /* Arbiter repeat count */
79 (CONFIG_SYS_ACR_RPTCNT << ACR_RPTCNT_SHIFT) |
80#endif
81 0;
82 __be32 spcr_mask =
83#ifdef CONFIG_SYS_SPCR_OPT /* Optimize transactions between CSB and other dev */
84 (SPCR_OPT << SPCR_OPT_SHIFT) |
85#endif
86#ifdef CONFIG_SYS_SPCR_TSECEP /* all eTSEC's Emergency priority */
87 (SPCR_TSECEP << SPCR_TSECEP_SHIFT) |
88#endif
89#ifdef CONFIG_SYS_SPCR_TSEC1EP /* TSEC1 Emergency priority */
90 (SPCR_TSEC1EP << SPCR_TSEC1EP_SHIFT) |
91#endif
92#ifdef CONFIG_SYS_SPCR_TSEC2EP /* TSEC2 Emergency priority */
93 (SPCR_TSEC2EP << SPCR_TSEC2EP_SHIFT) |
94#endif
95 0;
96 __be32 spcr_val =
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#ifdef CONFIG_SYS_SPCR_OPT
Kim Phillips328040a2009-09-25 18:19:44 -050098 (CONFIG_SYS_SPCR_OPT << SPCR_OPT_SHIFT) |
Michael Barkowski06e2e192008-03-20 13:15:34 -040099#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500100#ifdef CONFIG_SYS_SPCR_TSECEP /* all eTSEC's Emergency priority */
101 (CONFIG_SYS_SPCR_TSECEP << SPCR_TSECEP_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600102#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500103#ifdef CONFIG_SYS_SPCR_TSEC1EP /* TSEC1 Emergency priority */
104 (CONFIG_SYS_SPCR_TSEC1EP << SPCR_TSEC1EP_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -0600105#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500106#ifdef CONFIG_SYS_SPCR_TSEC2EP /* TSEC2 Emergency priority */
107 (CONFIG_SYS_SPCR_TSEC2EP << SPCR_TSEC2EP_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600108#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500109 0;
110 __be32 sccr_mask =
111#ifdef CONFIG_SYS_SCCR_ENCCM /* Encryption clock mode */
112 (SCCR_ENCCM << SCCR_ENCCM_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600113#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500114#ifdef CONFIG_SYS_SCCR_PCICM /* PCI & DMA clock mode */
115 (SCCR_PCICM << SCCR_PCICM_SHIFT) |
Kim Phillips19a91de2008-01-16 12:06:16 -0600116#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500117#ifdef CONFIG_SYS_SCCR_TSECCM /* all TSEC's clock mode */
118 (SCCR_TSECCM << SCCR_TSECCM_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -0600119#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500120#ifdef CONFIG_SYS_SCCR_TSEC1CM /* TSEC1 clock mode */
121 (SCCR_TSEC1CM << SCCR_TSEC1CM_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -0600122#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500123#ifdef CONFIG_SYS_SCCR_TSEC2CM /* TSEC2 clock mode */
124 (SCCR_TSEC2CM << SCCR_TSEC2CM_SHIFT) |
Kumar Gala15c3f692007-02-27 23:51:42 -0600125#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500126#ifdef CONFIG_SYS_SCCR_TSEC1ON /* TSEC1 clock switch */
127 (SCCR_TSEC1ON << SCCR_TSEC1ON_SHIFT) |
Timur Tabi0b2deff2007-07-03 13:04:34 -0500128#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500129#ifdef CONFIG_SYS_SCCR_TSEC2ON /* TSEC2 clock switch */
130 (SCCR_TSEC2ON << SCCR_TSEC2ON_SHIFT) |
Timur Tabi0b2deff2007-07-03 13:04:34 -0500131#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500132#ifdef CONFIG_SYS_SCCR_USBMPHCM /* USB MPH clock mode */
133 (SCCR_USBMPHCM << SCCR_USBMPHCM_SHIFT) |
Kumar Gala15c3f692007-02-27 23:51:42 -0600134#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500135#ifdef CONFIG_SYS_SCCR_USBDRCM /* USB DR clock mode */
136 (SCCR_USBDRCM << SCCR_USBDRCM_SHIFT) |
Kumar Gala15c3f692007-02-27 23:51:42 -0600137#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500138#ifdef CONFIG_SYS_SCCR_SATACM /* SATA controller clock mode */
139 (SCCR_SATACM << SCCR_SATACM_SHIFT) |
Timur Tabi054838e2006-10-31 18:44:42 -0600140#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500141 0;
142 __be32 sccr_val =
143#ifdef CONFIG_SYS_SCCR_ENCCM /* Encryption clock mode */
144 (CONFIG_SYS_SCCR_ENCCM << SCCR_ENCCM_SHIFT) |
145#endif
146#ifdef CONFIG_SYS_SCCR_PCICM /* PCI & DMA clock mode */
147 (CONFIG_SYS_SCCR_PCICM << SCCR_PCICM_SHIFT) |
148#endif
149#ifdef CONFIG_SYS_SCCR_TSECCM /* all TSEC's clock mode */
150 (CONFIG_SYS_SCCR_TSECCM << SCCR_TSECCM_SHIFT) |
151#endif
152#ifdef CONFIG_SYS_SCCR_TSEC1CM /* TSEC1 clock mode */
153 (CONFIG_SYS_SCCR_TSEC1CM << SCCR_TSEC1CM_SHIFT) |
154#endif
155#ifdef CONFIG_SYS_SCCR_TSEC2CM /* TSEC2 clock mode */
156 (CONFIG_SYS_SCCR_TSEC2CM << SCCR_TSEC2CM_SHIFT) |
157#endif
158#ifdef CONFIG_SYS_SCCR_TSEC1ON /* TSEC1 clock switch */
159 (CONFIG_SYS_SCCR_TSEC1ON << SCCR_TSEC1ON_SHIFT) |
160#endif
161#ifdef CONFIG_SYS_SCCR_TSEC2ON /* TSEC2 clock switch */
162 (CONFIG_SYS_SCCR_TSEC2ON << SCCR_TSEC2ON_SHIFT) |
163#endif
164#ifdef CONFIG_SYS_SCCR_USBMPHCM /* USB MPH clock mode */
165 (CONFIG_SYS_SCCR_USBMPHCM << SCCR_USBMPHCM_SHIFT) |
166#endif
167#ifdef CONFIG_SYS_SCCR_USBDRCM /* USB DR clock mode */
168 (CONFIG_SYS_SCCR_USBDRCM << SCCR_USBDRCM_SHIFT) |
169#endif
170#ifdef CONFIG_SYS_SCCR_SATACM /* SATA controller clock mode */
171 (CONFIG_SYS_SCCR_SATACM << SCCR_SATACM_SHIFT) |
172#endif
173 0;
Peter Korsgaard2a483ee2009-12-08 22:20:34 +0100174 __be32 lcrr_mask =
175#ifdef CONFIG_SYS_LCRR_DBYP /* PLL bypass */
176 LCRR_DBYP |
177#endif
178#ifdef CONFIG_SYS_LCRR_EADC /* external address delay */
179 LCRR_EADC |
180#endif
181#ifdef CONFIG_SYS_LCRR_CLKDIV /* system clock divider */
182 LCRR_CLKDIV |
183#endif
184 0;
185 __be32 lcrr_val =
186#ifdef CONFIG_SYS_LCRR_DBYP /* PLL bypass */
187 CONFIG_SYS_LCRR_DBYP |
188#endif
189#ifdef CONFIG_SYS_LCRR_EADC
190 CONFIG_SYS_LCRR_EADC |
191#endif
192#ifdef CONFIG_SYS_LCRR_CLKDIV /* system clock divider */
193 CONFIG_SYS_LCRR_CLKDIV |
194#endif
195 0;
Kim Phillips328040a2009-09-25 18:19:44 -0500196
197 /* Pointer is writable since we allocated a register for it */
198 gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
199
200 /* Clear initial global data */
201 memset ((void *) gd, 0, sizeof (gd_t));
202
203 /* system performance tweaking */
204 clrsetbits_be32(&im->arbiter.acr, acr_mask, acr_val);
205
206 clrsetbits_be32(&im->sysconf.spcr, spcr_mask, spcr_val);
207
208 clrsetbits_be32(&im->clk.sccr, sccr_mask, sccr_val);
Timur Tabi054838e2006-10-31 18:44:42 -0600209
Eran Liberty9095d4a2005-07-28 10:08:46 -0500210 /* RSR - Reset Status Register - clear all status (4.6.1.3) */
Kim Phillips328040a2009-09-25 18:19:44 -0500211 gd->reset_status = __raw_readl(&im->reset.rsr);
212 __raw_writel(~(RSR_RES), &im->reset.rsr);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500213
Nick Spence56fd3c22008-08-28 14:09:19 -0700214 /* AER - Arbiter Event Register - store status */
Kim Phillips328040a2009-09-25 18:19:44 -0500215 gd->arbiter_event_attributes = __raw_readl(&im->arbiter.aeatr);
216 gd->arbiter_event_address = __raw_readl(&im->arbiter.aeadr);
Nick Spence56fd3c22008-08-28 14:09:19 -0700217
Eran Liberty9095d4a2005-07-28 10:08:46 -0500218 /*
219 * RMR - Reset Mode Register
220 * contains checkstop reset enable (4.6.1.4)
221 */
Kim Phillips328040a2009-09-25 18:19:44 -0500222 __raw_writel(RMR_CSRE & (1<<RMR_CSRE_SHIFT), &im->reset.rmr);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500223
Peter Korsgaard2a483ee2009-12-08 22:20:34 +0100224 /* LCRR - Clock Ratio Register (10.3.1.16)
225 * write, read, and isync per MPC8379ERM rev.1 CLKDEV field description
226 */
227 clrsetbits_be32(&im->lbus.lcrr, lcrr_mask, lcrr_val);
228 __raw_readl(&im->lbus.lcrr);
229 isync();
230
Kim Phillips328040a2009-09-25 18:19:44 -0500231 /* Enable Time Base & Decrementer ( so we will have udelay() )*/
232 setbits_be32(&im->sysconf.spcr, SPCR_TBEN);
Eran Liberty9095d4a2005-07-28 10:08:46 -0500233
234 /* System General Purpose Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#ifdef CONFIG_SYS_SICRH
Peter Tyser72f2d392009-05-22 17:23:25 -0500236#if defined(CONFIG_MPC834x) || defined(CONFIG_MPC8313)
Andre Schwarzcea66482008-06-23 11:40:56 +0200237 /* regarding to MPC34x manual rev.1 bits 28..29 must be preserved */
Kim Phillips328040a2009-09-25 18:19:44 -0500238 __raw_writel((im->sysconf.sicrh & 0x0000000C) | CONFIG_SYS_SICRH,
239 &im->sysconf.sicrh);
Andre Schwarzcea66482008-06-23 11:40:56 +0200240#else
Kim Phillips328040a2009-09-25 18:19:44 -0500241 __raw_writel(CONFIG_SYS_SICRH, &im->sysconf.sicrh);
Kumar Galae5221432006-01-11 11:12:57 -0600242#endif
Andre Schwarzcea66482008-06-23 11:40:56 +0200243#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#ifdef CONFIG_SYS_SICRL
Kim Phillips328040a2009-09-25 18:19:44 -0500245 __raw_writel(CONFIG_SYS_SICRL, &im->sysconf.sicrl);
Kumar Galae5221432006-01-11 11:12:57 -0600246#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500247#ifdef CONFIG_SYS_DDRCDR /* DDR control driver register */
248 __raw_writel(CONFIG_SYS_DDRCDR, &im->sysconf.ddrcdr);
Dave Liue740c462006-12-07 21:13:15 +0800249#endif
Kim Phillips328040a2009-09-25 18:19:44 -0500250#ifdef CONFIG_SYS_OBIR /* Output buffer impedance register */
251 __raw_writel(CONFIG_SYS_OBIR, &im->sysconf.obir);
Dave Liub19ecd32007-09-18 12:37:57 +0800252#endif
Dave Liue740c462006-12-07 21:13:15 +0800253
Dave Liue732e9c2006-11-03 12:11:15 -0600254#ifdef CONFIG_QE
255 /* Config QE ioports */
256 config_qe_ioports();
257#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500258
259 /*
260 * Memory Controller:
261 */
262
263 /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
264 * addresses - these have to be modified later when FLASH size
265 * has been determined
266 */
267
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#if defined(CONFIG_SYS_BR0_PRELIM) \
269 && defined(CONFIG_SYS_OR0_PRELIM) \
270 && defined(CONFIG_SYS_LBLAWBAR0_PRELIM) \
271 && defined(CONFIG_SYS_LBLAWAR0_PRELIM)
272 im->lbus.bank[0].br = CONFIG_SYS_BR0_PRELIM;
273 im->lbus.bank[0].or = CONFIG_SYS_OR0_PRELIM;
274 im->sysconf.lblaw[0].bar = CONFIG_SYS_LBLAWBAR0_PRELIM;
275 im->sysconf.lblaw[0].ar = CONFIG_SYS_LBLAWAR0_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500276#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#error CONFIG_SYS_BR0_PRELIM, CONFIG_SYS_OR0_PRELIM, CONFIG_SYS_LBLAWBAR0_PRELIM & CONFIG_SYS_LBLAWAR0_PRELIM must be defined
Eran Liberty9095d4a2005-07-28 10:08:46 -0500278#endif
279
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
281 im->lbus.bank[1].br = CONFIG_SYS_BR1_PRELIM;
282 im->lbus.bank[1].or = CONFIG_SYS_OR1_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600283#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#if defined(CONFIG_SYS_LBLAWBAR1_PRELIM) && defined(CONFIG_SYS_LBLAWAR1_PRELIM)
285 im->sysconf.lblaw[1].bar = CONFIG_SYS_LBLAWBAR1_PRELIM;
286 im->sysconf.lblaw[1].ar = CONFIG_SYS_LBLAWAR1_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500287#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
289 im->lbus.bank[2].br = CONFIG_SYS_BR2_PRELIM;
290 im->lbus.bank[2].or = CONFIG_SYS_OR2_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600291#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#if defined(CONFIG_SYS_LBLAWBAR2_PRELIM) && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
293 im->sysconf.lblaw[2].bar = CONFIG_SYS_LBLAWBAR2_PRELIM;
294 im->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500295#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
297 im->lbus.bank[3].br = CONFIG_SYS_BR3_PRELIM;
298 im->lbus.bank[3].or = CONFIG_SYS_OR3_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600299#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#if defined(CONFIG_SYS_LBLAWBAR3_PRELIM) && defined(CONFIG_SYS_LBLAWAR3_PRELIM)
301 im->sysconf.lblaw[3].bar = CONFIG_SYS_LBLAWBAR3_PRELIM;
302 im->sysconf.lblaw[3].ar = CONFIG_SYS_LBLAWAR3_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500303#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
305 im->lbus.bank[4].br = CONFIG_SYS_BR4_PRELIM;
306 im->lbus.bank[4].or = CONFIG_SYS_OR4_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600307#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#if defined(CONFIG_SYS_LBLAWBAR4_PRELIM) && defined(CONFIG_SYS_LBLAWAR4_PRELIM)
309 im->sysconf.lblaw[4].bar = CONFIG_SYS_LBLAWBAR4_PRELIM;
310 im->sysconf.lblaw[4].ar = CONFIG_SYS_LBLAWAR4_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500311#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
313 im->lbus.bank[5].br = CONFIG_SYS_BR5_PRELIM;
314 im->lbus.bank[5].or = CONFIG_SYS_OR5_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600315#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#if defined(CONFIG_SYS_LBLAWBAR5_PRELIM) && defined(CONFIG_SYS_LBLAWAR5_PRELIM)
317 im->sysconf.lblaw[5].bar = CONFIG_SYS_LBLAWBAR5_PRELIM;
318 im->sysconf.lblaw[5].ar = CONFIG_SYS_LBLAWAR5_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500319#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
321 im->lbus.bank[6].br = CONFIG_SYS_BR6_PRELIM;
322 im->lbus.bank[6].or = CONFIG_SYS_OR6_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600323#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#if defined(CONFIG_SYS_LBLAWBAR6_PRELIM) && defined(CONFIG_SYS_LBLAWAR6_PRELIM)
325 im->sysconf.lblaw[6].bar = CONFIG_SYS_LBLAWBAR6_PRELIM;
326 im->sysconf.lblaw[6].ar = CONFIG_SYS_LBLAWAR6_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500327#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
329 im->lbus.bank[7].br = CONFIG_SYS_BR7_PRELIM;
330 im->lbus.bank[7].or = CONFIG_SYS_OR7_PRELIM;
Kumar Gala5f0c5582006-01-25 16:12:46 -0600331#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#if defined(CONFIG_SYS_LBLAWBAR7_PRELIM) && defined(CONFIG_SYS_LBLAWAR7_PRELIM)
333 im->sysconf.lblaw[7].bar = CONFIG_SYS_LBLAWBAR7_PRELIM;
334 im->sysconf.lblaw[7].ar = CONFIG_SYS_LBLAWAR7_PRELIM;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500335#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#ifdef CONFIG_SYS_GPIO1_PRELIM
337 im->gpio[0].dat = CONFIG_SYS_GPIO1_DAT;
338 im->gpio[0].dir = CONFIG_SYS_GPIO1_DIR;
Kumar Galaab7ec4f2006-01-11 11:21:14 -0600339#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#ifdef CONFIG_SYS_GPIO2_PRELIM
341 im->gpio[1].dat = CONFIG_SYS_GPIO2_DAT;
342 im->gpio[1].dir = CONFIG_SYS_GPIO2_DIR;
Kumar Galaab7ec4f2006-01-11 11:21:14 -0600343#endif
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530344#ifdef CONFIG_USB_EHCI_FSL
Valeriy Glushkov24e671d2009-06-30 15:48:40 +0300345#ifndef CONFIG_MPC834x
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530346 uint32_t temp;
347 struct usb_ehci *ehci = (struct usb_ehci *)CONFIG_SYS_MPC8xxx_USB_ADDR;
348
349 /* Configure interface. */
Vivek Mahajan2d421c12009-06-24 10:08:40 +0530350 setbits_be32(&ehci->control, REFSEL_16MHZ | UTMI_PHY_EN);
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530351
352 /* Wait for clock to stabilize */
353 do {
Kim Phillips328040a2009-09-25 18:19:44 -0500354 temp = __raw_readl(&ehci->control);
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530355 udelay(1000);
356 } while (!(temp & PHY_CLK_VALID));
357#endif
Valeriy Glushkov24e671d2009-06-30 15:48:40 +0300358#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500359}
360
Eran Liberty9095d4a2005-07-28 10:08:46 -0500361int cpu_init_r (void)
362{
Dave Liue732e9c2006-11-03 12:11:15 -0600363#ifdef CONFIG_QE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364 uint qe_base = CONFIG_SYS_IMMR + 0x00100000; /* QE immr base */
Kim Phillips328040a2009-09-25 18:19:44 -0500365
Dave Liue732e9c2006-11-03 12:11:15 -0600366 qe_init(qe_base);
367 qe_reset();
368#endif
Eran Liberty9095d4a2005-07-28 10:08:46 -0500369 return 0;
370}
Dave Liuebd35f82007-06-25 10:41:56 +0800371
Nick Spence56fd3c22008-08-28 14:09:19 -0700372/*
373 * Print out the bus arbiter event
374 */
375#if defined(CONFIG_DISPLAY_AER_FULL)
376static int print_83xx_arb_event(int force)
377{
378 static char* event[] = {
379 "Address Time Out",
380 "Data Time Out",
381 "Address Only Transfer Type",
382 "External Control Word Transfer Type",
383 "Reserved Transfer Type",
384 "Transfer Error",
385 "reserved",
386 "reserved"
387 };
388 static char* master[] = {
389 "e300 Core Data Transaction",
390 "reserved",
391 "e300 Core Instruction Fetch",
392 "reserved",
393 "TSEC1",
394 "TSEC2",
395 "USB MPH",
396 "USB DR",
397 "Encryption Core",
398 "I2C Boot Sequencer",
399 "JTAG",
400 "reserved",
401 "eSDHC",
402 "PCI1",
403 "PCI2",
404 "DMA",
405 "QUICC Engine 00",
406 "QUICC Engine 01",
407 "QUICC Engine 10",
408 "QUICC Engine 11",
409 "reserved",
410 "reserved",
411 "reserved",
412 "reserved",
413 "SATA1",
414 "SATA2",
415 "SATA3",
416 "SATA4",
417 "reserved",
418 "PCI Express 1",
419 "PCI Express 2",
420 "TDM-DMAC"
421 };
422 static char *transfer[] = {
423 "Address-only, Clean Block",
424 "Address-only, lwarx reservation set",
425 "Single-beat or Burst write",
426 "reserved",
427 "Address-only, Flush Block",
428 "reserved",
429 "Burst write",
430 "reserved",
431 "Address-only, sync",
432 "Address-only, tlbsync",
433 "Single-beat or Burst read",
434 "Single-beat or Burst read",
435 "Address-only, Kill Block",
436 "Address-only, icbi",
437 "Burst read",
438 "reserved",
439 "Address-only, eieio",
440 "reserved",
441 "Single-beat write",
442 "reserved",
443 "ecowx - Illegal single-beat write",
444 "reserved",
445 "reserved",
446 "reserved",
447 "Address-only, TLB Invalidate",
448 "reserved",
449 "Single-beat or Burst read",
450 "reserved",
451 "eciwx - Illegal single-beat read",
452 "reserved",
453 "Burst read",
454 "reserved"
455 };
456
457 int etype = (gd->arbiter_event_attributes & AEATR_EVENT)
458 >> AEATR_EVENT_SHIFT;
459 int mstr_id = (gd->arbiter_event_attributes & AEATR_MSTR_ID)
460 >> AEATR_MSTR_ID_SHIFT;
461 int tbst = (gd->arbiter_event_attributes & AEATR_TBST)
462 >> AEATR_TBST_SHIFT;
463 int tsize = (gd->arbiter_event_attributes & AEATR_TSIZE)
464 >> AEATR_TSIZE_SHIFT;
465 int ttype = (gd->arbiter_event_attributes & AEATR_TTYPE)
466 >> AEATR_TTYPE_SHIFT;
467
468 if (!force && !gd->arbiter_event_address)
469 return 0;
470
471 puts("Arbiter Event Status:\n");
472 printf(" Event Address: 0x%08lX\n", gd->arbiter_event_address);
473 printf(" Event Type: 0x%1x = %s\n", etype, event[etype]);
474 printf(" Master ID: 0x%02x = %s\n", mstr_id, master[mstr_id]);
475 printf(" Transfer Size: 0x%1x = %d bytes\n", (tbst<<3) | tsize,
476 tbst ? (tsize ? tsize : 8) : 16 + 8 * tsize);
477 printf(" Transfer Type: 0x%02x = %s\n", ttype, transfer[ttype]);
478
479 return gd->arbiter_event_address;
480}
481
482#elif defined(CONFIG_DISPLAY_AER_BRIEF)
483
484static int print_83xx_arb_event(int force)
485{
486 if (!force && !gd->arbiter_event_address)
487 return 0;
488
489 printf("Arbiter Event Status: AEATR=0x%08lX, AEADR=0x%08lX\n",
490 gd->arbiter_event_attributes, gd->arbiter_event_address);
491
492 return gd->arbiter_event_address;
493}
494#endif /* CONFIG_DISPLAY_AER_xxxx */
495
Dave Liuebd35f82007-06-25 10:41:56 +0800496/*
497 * Figure out the cause of the reset
498 */
499int prt_83xx_rsr(void)
500{
501 static struct {
502 ulong mask;
503 char *desc;
504 } bits[] = {
505 {
506 RSR_SWSR, "Software Soft"}, {
507 RSR_SWHR, "Software Hard"}, {
508 RSR_JSRS, "JTAG Soft"}, {
509 RSR_CSHR, "Check Stop"}, {
510 RSR_SWRS, "Software Watchdog"}, {
511 RSR_BMRS, "Bus Monitor"}, {
512 RSR_SRS, "External/Internal Soft"}, {
513 RSR_HRS, "External/Internal Hard"}
514 };
515 static int n = sizeof bits / sizeof bits[0];
516 ulong rsr = gd->reset_status;
517 int i;
518 char *sep;
519
520 puts("Reset Status:");
521
522 sep = " ";
523 for (i = 0; i < n; i++)
524 if (rsr & bits[i].mask) {
525 printf("%s%s", sep, bits[i].desc);
526 sep = ", ";
527 }
Nick Spence56fd3c22008-08-28 14:09:19 -0700528 puts("\n");
529
530#if defined(CONFIG_DISPLAY_AER_FULL) || defined(CONFIG_DISPLAY_AER_BRIEF)
531 print_83xx_arb_event(rsr & RSR_BMRS);
532#endif
533 puts("\n");
534
Dave Liuebd35f82007-06-25 10:41:56 +0800535 return 0;
536}