blob: 5d54f876c8a7e2420cc9d804fa192564dba13780 [file] [log] [blame]
wdenk69141282003-07-07 20:07:54 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2000-2005
wdenk69141282003-07-07 20:07:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
37#define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42
43#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
wdenkfb229ae2003-08-07 22:18:11 +000045#define CONFIG_BOOTCOUNT_LIMIT
wdenk69141282003-07-07 20:07:54 +000046
wdenkfb229ae2003-08-07 22:18:11 +000047#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk69141282003-07-07 20:07:54 +000048
49#define CONFIG_BOARD_TYPES 1 /* support board types */
50
51#define CONFIG_PREBOOT "echo;" \
52 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
53 "echo"
54
55#undef CONFIG_BOOTARGS
56
57#define CONFIG_EXTRA_ENV_SETTINGS \
58 "netdev=eth0\0" \
59 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010060 "nfsroot=${serverip}:${rootpath}\0" \
wdenk69141282003-07-07 20:07:54 +000061 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010062 "addip=setenv bootargs ${bootargs} " \
63 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
64 ":${hostname}:${netdev}:off panic=1\0" \
wdenk69141282003-07-07 20:07:54 +000065 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010066 "bootm ${kernel_addr}\0" \
wdenk69141282003-07-07 20:07:54 +000067 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010068 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk69141282003-07-07 20:07:54 +000070 "rootpath=/opt/eldk/ppc_8xx\0" \
71 "bootfile=/tftpboot/TQM855M/uImage\0" \
72 "kernel_addr=40080000\0" \
73 "ramdisk_addr=40180000\0" \
74 ""
75#define CONFIG_BOOTCOMMAND "run flash_self"
76
77#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
78#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
79
80#undef CONFIG_WATCHDOG /* watchdog disabled */
81
82#define CONFIG_STATUS_LED 1 /* Status LED enabled */
83
84#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
85
wdenk1ebf41e2004-01-02 14:00:00 +000086/* enable I2C and select the hardware/software driver */
87#undef CONFIG_HARD_I2C /* I2C with hardware support */
88#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
89
90#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
91#define CFG_I2C_SLAVE 0xFE
92
93#ifdef CONFIG_SOFT_I2C
94/*
95 * Software (bit-bang) I2C driver configuration
96 */
97#define PB_SCL 0x00000020 /* PB 26 */
98#define PB_SDA 0x00000010 /* PB 27 */
99
100#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
101#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
102#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
103#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
104#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
105 else immr->im_cpm.cp_pbdat &= ~PB_SDA
106#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
107 else immr->im_cpm.cp_pbdat &= ~PB_SCL
108#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
109#endif /* CONFIG_SOFT_I2C */
110
111#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C64 */
112#define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
113#if 0
114#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
115#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
116#define CFG_EEPROM_PAGE_WRITE_BITS 5
117#endif
118
Jon Loeliger530ca672007-07-09 21:38:02 -0500119/*
120 * BOOTP options
121 */
122#define CONFIG_BOOTP_SUBNETMASK
123#define CONFIG_BOOTP_GATEWAY
124#define CONFIG_BOOTP_HOSTNAME
125#define CONFIG_BOOTP_BOOTPATH
126#define CONFIG_BOOTP_BOOTFILESIZE
127
wdenk69141282003-07-07 20:07:54 +0000128
129#define CONFIG_MAC_PARTITION
130#define CONFIG_DOS_PARTITION
131
132#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
133
wdenk69141282003-07-07 20:07:54 +0000134
Jon Loeligeredccb462007-07-04 22:30:50 -0500135/*
136 * Command line configuration.
137 */
138#include <config_cmd_default.h>
139
140#define CONFIG_CMD_ASKENV
141#define CONFIG_CMD_DATE
142#define CONFIG_CMD_DHCP
143#define CONFIG_CMD_EEPROM
144#define CONFIG_CMD_IDE
145#define CONFIG_CMD_NFS
146#define CONFIG_CMD_SNTP
147
wdenk69141282003-07-07 20:07:54 +0000148
149/*
150 * Miscellaneous configurable options
151 */
152#define CFG_LONGHELP /* undef to save memory */
153#define CFG_PROMPT "=> " /* Monitor Command Prompt */
154
Wolfgang Denk274bac52006-10-28 02:29:14 +0200155#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
156#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
wdenk69141282003-07-07 20:07:54 +0000157#ifdef CFG_HUSH_PARSER
158#define CFG_PROMPT_HUSH_PS2 "> "
159#endif
160
Jon Loeligeredccb462007-07-04 22:30:50 -0500161#if defined(CONFIG_CMD_KGDB)
wdenk69141282003-07-07 20:07:54 +0000162#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
163#else
164#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
165#endif
166#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
167#define CFG_MAXARGS 16 /* max number of command args */
168#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
169
170#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
171#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
172
173#define CFG_LOAD_ADDR 0x100000 /* default load address */
174
175#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
176
177#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
178
179/*
180 * Low Level Configuration Settings
181 * (address mappings, register initial values, etc.)
182 * You should know what you are doing if you make changes here.
183 */
184/*-----------------------------------------------------------------------
185 * Internal Memory Mapped Register
186 */
187#define CFG_IMMR 0xFFF00000
188
189/*-----------------------------------------------------------------------
190 * Definitions for initial stack pointer and data area (in DPRAM)
191 */
192#define CFG_INIT_RAM_ADDR CFG_IMMR
193#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
194#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
195#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
196#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
197
198/*-----------------------------------------------------------------------
199 * Start addresses for the final memory configuration
200 * (Set up by the startup code)
201 * Please note that CFG_SDRAM_BASE _must_ start at 0
202 */
203#define CFG_SDRAM_BASE 0x00000000
204#define CFG_FLASH_BASE 0x40000000
205#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
206#define CFG_MONITOR_BASE CFG_FLASH_BASE
207#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
214#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
215
216/*-----------------------------------------------------------------------
217 * FLASH organization
218 */
219#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
220#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
221
222#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
223#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
224
225#define CFG_ENV_IS_IN_FLASH 1
226#define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
227#define CFG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
228#define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
229
230/* Address and size of Redundant Environment Sector */
231#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
232#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
233
234/*-----------------------------------------------------------------------
235 * Hardware Information Block
236 */
237#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
238#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
239#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
240
241/*-----------------------------------------------------------------------
242 * Cache Configuration
243 */
244#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligeredccb462007-07-04 22:30:50 -0500245#if defined(CONFIG_CMD_KGDB)
wdenk69141282003-07-07 20:07:54 +0000246#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
247#endif
248
249/*-----------------------------------------------------------------------
250 * SYPCR - System Protection Control 11-9
251 * SYPCR can only be written once after reset!
252 *-----------------------------------------------------------------------
253 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
254 */
255#if defined(CONFIG_WATCHDOG)
256#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
257 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
258#else
259#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
260#endif
261
262/*-----------------------------------------------------------------------
263 * SIUMCR - SIU Module Configuration 11-6
264 *-----------------------------------------------------------------------
265 * PCMCIA config., multi-function pin tri-state
266 */
267#ifndef CONFIG_CAN_DRIVER
268#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
269#else /* we must activate GPL5 in the SIUMCR for CAN */
270#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
271#endif /* CONFIG_CAN_DRIVER */
272
273/*-----------------------------------------------------------------------
274 * TBSCR - Time Base Status and Control 11-26
275 *-----------------------------------------------------------------------
276 * Clear Reference Interrupt Status, Timebase freezing enabled
277 */
278#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
279
280/*-----------------------------------------------------------------------
281 * RTCSC - Real-Time Clock Status and Control Register 11-27
282 *-----------------------------------------------------------------------
283 */
284#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
285
286/*-----------------------------------------------------------------------
287 * PISCR - Periodic Interrupt Status and Control 11-31
288 *-----------------------------------------------------------------------
289 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
290 */
291#define CFG_PISCR (PISCR_PS | PISCR_PITF)
292
293/*-----------------------------------------------------------------------
294 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
295 *-----------------------------------------------------------------------
296 * Reset PLL lock status sticky bit, timer expired status bit and timer
297 * interrupt status bit
wdenk69141282003-07-07 20:07:54 +0000298 */
wdenk69141282003-07-07 20:07:54 +0000299#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenk69141282003-07-07 20:07:54 +0000300
301/*-----------------------------------------------------------------------
302 * SCCR - System Clock and reset Control Register 15-27
303 *-----------------------------------------------------------------------
304 * Set clock output, timebase and RTC source and divider,
305 * power management and some other internal clocks
306 */
307#define SCCR_MASK SCCR_EBDF11
wdenkc78bf132004-04-24 23:23:30 +0000308#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenk69141282003-07-07 20:07:54 +0000309 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
310 SCCR_DFALCD00)
wdenk69141282003-07-07 20:07:54 +0000311
312/*-----------------------------------------------------------------------
313 * PCMCIA stuff
314 *-----------------------------------------------------------------------
315 *
316 */
317#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
318#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
319#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
320#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
321#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
322#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
323#define CFG_PCMCIA_IO_ADDR (0xEC000000)
324#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
325
326/*-----------------------------------------------------------------------
327 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
328 *-----------------------------------------------------------------------
329 */
330
331#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
332
333#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
334#undef CONFIG_IDE_LED /* LED for ide not supported */
335#undef CONFIG_IDE_RESET /* reset for ide not supported */
336
337#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
338#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
339
340#define CFG_ATA_IDE0_OFFSET 0x0000
341
342#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
343
344/* Offset for data I/O */
345#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
346
347/* Offset for normal register accesses */
348#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
349
350/* Offset for alternate registers */
351#define CFG_ATA_ALT_OFFSET 0x0100
352
353/*-----------------------------------------------------------------------
354 *
355 *-----------------------------------------------------------------------
356 *
357 */
358#define CFG_DER 0
359
360/*
361 * Init Memory Controller:
362 *
363 * BR0/1 and OR0/1 (FLASH)
364 */
365
366#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
367#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
368
369/* used to re-map FLASH both when starting from SRAM or FLASH:
370 * restrict access enough to keep SRAM working (if any)
371 * but not too much to meddle with FLASH accesses
372 */
373#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
374#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
375
376/*
377 * FLASH timing:
378 */
wdenk69141282003-07-07 20:07:54 +0000379#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
380 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenk69141282003-07-07 20:07:54 +0000381
382#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
383#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
384#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
385
386#define CFG_OR1_REMAP CFG_OR0_REMAP
387#define CFG_OR1_PRELIM CFG_OR0_PRELIM
388#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
389
390/*
391 * BR2/3 and OR2/3 (SDRAM)
392 *
393 */
394#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
395#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
396#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
397
398/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
399#define CFG_OR_TIMING_SDRAM 0x00000A00
400
401#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
402#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
403
404#ifndef CONFIG_CAN_DRIVER
405#define CFG_OR3_PRELIM CFG_OR2_PRELIM
406#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
407#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
408#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
409#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
410#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
411#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
412 BR_PS_8 | BR_MS_UPMB | BR_V )
413#endif /* CONFIG_CAN_DRIVER */
414
415/*
416 * Memory Periodic Timer Prescaler
417 *
418 * The Divider for PTA (refresh timer) configuration is based on an
419 * example SDRAM configuration (64 MBit, one bank). The adjustment to
420 * the number of chip selects (NCS) and the actually needed refresh
421 * rate is done by setting MPTPR.
422 *
423 * PTA is calculated from
424 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
425 *
426 * gclk CPU clock (not bus clock!)
427 * Trefresh Refresh cycle * 4 (four word bursts used)
428 *
429 * 4096 Rows from SDRAM example configuration
430 * 1000 factor s -> ms
431 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
432 * 4 Number of refresh cycles per period
433 * 64 Refresh cycle in ms per number of rows
434 * --------------------------------------------
435 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
436 *
437 * 50 MHz => 50.000.000 / Divider = 98
438 * 66 Mhz => 66.000.000 / Divider = 129
439 * 80 Mhz => 80.000.000 / Divider = 156
440 */
wdenkc78bf132004-04-24 23:23:30 +0000441
442#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
443#define CFG_MAMR_PTA 98
wdenk69141282003-07-07 20:07:54 +0000444
445/*
446 * For 16 MBit, refresh rates could be 31.3 us
447 * (= 64 ms / 2K = 125 / quad bursts).
448 * For a simpler initialization, 15.6 us is used instead.
449 *
450 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
451 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
452 */
453#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
454#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
455
456/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
457#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
458#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
459
460/*
461 * MAMR settings for SDRAM
462 */
463
464/* 8 column SDRAM */
465#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
466 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
467 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
468/* 9 column SDRAM */
469#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
470 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
471 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
472
473
474/*
475 * Internal Definitions
476 *
477 * Boot Flags
478 */
479#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
480#define BOOTFLAG_WARM 0x02 /* Software reboot */
481
482#define CONFIG_SCC1_ENET
483#define CONFIG_FEC_ENET
484#define CONFIG_ETHPRIME "SCC ETHERNET"
485
486#endif /* __CONFIG_H */