blob: bdda9314a59ce220d83c01b894ec449bae59aaac [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chris Zankel05d0c5d2016-08-10 18:36:48 +03002/*
3 * (C) Copyright 2007 - 2013 Tensilica Inc.
4 * (C) Copyright 2014 - 2016 Cadence Design Systems Inc.
Chris Zankel05d0c5d2016-08-10 18:36:48 +03005 */
6
7#include <common.h>
8#include <command.h>
Simon Glass11c89f32017-05-17 17:18:03 -06009#include <dm.h>
Chris Zankel05d0c5d2016-08-10 18:36:48 +030010#include <dm/platform_data/net_ethoc.h>
11#include <linux/ctype.h>
12#include <linux/string.h>
13#include <linux/stringify.h>
14#include <asm/global_data.h>
15
16DECLARE_GLOBAL_DATA_PTR;
17
18/*
19 * Check board idendity.
20 * (Print information about the board to stdout.)
21 */
22
23
24#if defined(CONFIG_XTFPGA_LX60)
25const char *board = "XT_AV60";
26const char *description = "Avnet Xilinx LX60 FPGA Evaluation Board / ";
27#elif defined(CONFIG_XTFPGA_LX110)
28const char *board = "XT_AV110";
29const char *description = "Avnet Xilinx Virtex-5 LX110 Evaluation Kit / ";
30#elif defined(CONFIG_XTFPGA_LX200)
31const char *board = "XT_AV200";
32const char *description = "Avnet Xilinx Virtex-4 LX200 Evaluation Kit / ";
33#elif defined(CONFIG_XTFPGA_ML605)
34const char *board = "XT_ML605";
35const char *description = "Xilinx Virtex-6 FPGA ML605 Evaluation Kit / ";
36#elif defined(CONFIG_XTFPGA_KC705)
37const char *board = "XT_KC705";
38const char *description = "Xilinx Kintex-7 FPGA KC705 Evaluation Kit / ";
39#else
40const char *board = "<unknown>";
41const char *description = "";
42#endif
43
44int checkboard(void)
45{
46 printf("Board: %s: %sTensilica bitstream\n", board, description);
47 return 0;
48}
49
Simon Glass2f949c32017-03-31 08:40:32 -060050int dram_init_banksize(void)
Chris Zankel05d0c5d2016-08-10 18:36:48 +030051{
52 gd->bd->bi_memstart = PHYSADDR(CONFIG_SYS_SDRAM_BASE);
53 gd->bd->bi_memsize = CONFIG_SYS_SDRAM_SIZE;
Simon Glass2f949c32017-03-31 08:40:32 -060054
55 return 0;
Chris Zankel05d0c5d2016-08-10 18:36:48 +030056}
57
58int board_postclk_init(void)
59{
60 /*
61 * Obtain CPU clock frequency from board and cache in global
62 * data structure (Hz). Return 0 on success (OK to continue),
63 * else non-zero (hang).
64 */
65
66#ifdef CONFIG_SYS_FPGAREG_FREQ
67 gd->cpu_clk = (*(volatile unsigned long *)CONFIG_SYS_FPGAREG_FREQ);
68#else
69 /* early Tensilica bitstreams lack this reg, but most run at 50 MHz */
70 gd->cpu_clk = 50000000UL;
71#endif
72 return 0;
73}
74
75/*
76 * Miscellaneous late initializations.
77 * The environment has been set up, so we can set the Ethernet address.
78 */
79
80int misc_init_r(void)
81{
82#ifdef CONFIG_CMD_NET
83 /*
84 * Initialize ethernet environment variables and board info.
85 * Default MAC address comes from CONFIG_ETHADDR + DIP switches 1-6.
86 */
87
Simon Glass64b723f2017-08-03 12:22:12 -060088 char *s = env_get("ethaddr");
Chris Zankel05d0c5d2016-08-10 18:36:48 +030089 if (s == 0) {
90 unsigned int x;
91 char s[] = __stringify(CONFIG_ETHBASE);
92 x = (*(volatile u32 *)CONFIG_SYS_FPGAREG_DIPSW)
93 & FPGAREG_MAC_MASK;
94 sprintf(&s[15], "%02x", x);
Simon Glass6a38e412017-08-03 12:22:09 -060095 env_set("ethaddr", s);
Chris Zankel05d0c5d2016-08-10 18:36:48 +030096 }
97#endif /* CONFIG_CMD_NET */
98
99 return 0;
100}
101
102U_BOOT_DEVICE(sysreset) = {
103 .name = "xtfpga_sysreset",
104};
105
106static struct ethoc_eth_pdata ethoc_pdata = {
107 .eth_pdata = {
108 .iobase = CONFIG_SYS_ETHOC_BASE,
109 },
110 .packet_base = CONFIG_SYS_ETHOC_BUFFER_ADDR,
111};
112
113U_BOOT_DEVICE(ethoc) = {
114 .name = "ethoc",
115 .platdata = &ethoc_pdata,
116};