blob: 28b8c091cb70ffb0d918dbf9cfb7c06686908b31 [file] [log] [blame]
Marty E. Plummer27086982019-01-05 20:12:08 -06001CONFIG_ARM=y
Tom Rinie1e85442021-08-27 21:18:30 -04002CONFIG_SPL_SKIP_LOWLEVEL_INIT=y
Tom Rinid391d8b2021-12-11 14:55:51 -05003CONFIG_SYS_ARCH_TIMER=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +00004# CONFIG_SPL_USE_ARCH_MEMCPY is not set
Marty E. Plummer27086982019-01-05 20:12:08 -06005CONFIG_ARCH_ROCKCHIP=y
6CONFIG_SYS_TEXT_BASE=0x00100000
Tom Rini2e262c42020-08-10 15:31:07 -04007CONFIG_NR_DRAM_BANKS=1
Tom Rinia20e51f2021-06-28 10:17:29 -04008CONFIG_DEFAULT_DEVICE_TREE="rk3288-veyron-speedy"
Tom Rini0332a1a2020-07-06 13:54:25 -04009CONFIG_SPL_TEXT_BASE=0xff704000
Marty E. Plummer27086982019-01-05 20:12:08 -060010CONFIG_ROCKCHIP_RK3288=y
Simon Glassb58bfe02021-08-08 12:20:09 -060011# CONFIG_SPL_MMC is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060012CONFIG_TARGET_CHROMEBOOK_SPEEDY=y
Tom Rinic9285bf2019-04-29 15:54:04 -040013CONFIG_SPL_STACK_R_ADDR=0x80000
Marty E. Plummer27086982019-01-05 20:12:08 -060014CONFIG_DEBUG_UART_BASE=0xff690000
15CONFIG_DEBUG_UART_CLOCK=24000000
Marty E. Plummer27086982019-01-05 20:12:08 -060016CONFIG_SPL_SPI_FLASH_SUPPORT=y
Simon Glassa5820472021-08-08 12:20:14 -060017CONFIG_SPL_SPI=y
Tom Rini4b2fcb32022-04-08 13:36:51 -040018CONFIG_SYS_LOAD_ADDR=0x800800
Tom Rini47dece32020-04-28 16:15:47 -040019CONFIG_SPL_PAYLOAD="u-boot.img"
Tom Rini84610272020-07-28 08:46:52 -040020CONFIG_DEBUG_UART=y
Tom Rini4ddbade2022-05-25 12:16:03 -040021CONFIG_HAS_CUSTOM_SYS_INIT_SP_ADDR=y
22CONFIG_CUSTOM_SYS_INIT_SP_ADDR=0x100000
Simon Glass4be229d2019-07-20 20:51:14 -060023CONFIG_USE_PREBOOT=y
Marty E. Plummer27086982019-01-05 20:12:08 -060024CONFIG_DEFAULT_FDT_FILE="rk3288-veyron-speedy.dtb"
Tom Rinif92b6fa2020-10-09 12:22:06 -040025CONFIG_SILENT_CONSOLE=y
Marty E. Plummer27086982019-01-05 20:12:08 -060026# CONFIG_DISPLAY_CPUINFO is not set
27CONFIG_DISPLAY_BOARDINFO_LATE=y
Urja Rannikkoe8c4c962020-05-13 19:15:21 +000028CONFIG_BOARD_EARLY_INIT_R=y
Tom Riniabb0f522022-05-16 17:20:26 -040029CONFIG_SPL_PAD_TO=0x7f8000
Tom Rini0cb89e72022-05-19 15:09:22 -040030CONFIG_SPL_NO_BSS_LIMIT=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +000031# CONFIG_SPL_RAW_IMAGE_SUPPORT is not set
Tom Rini8a14ac42022-05-26 13:13:21 -040032# CONFIG_SPL_SHARES_INIT_SP_ADDR is not set
33CONFIG_SPL_STACK=0xff718000
Marty E. Plummer27086982019-01-05 20:12:08 -060034CONFIG_SPL_STACK_R=y
35CONFIG_SPL_STACK_R_MALLOC_SIMPLE_LEN=0x2000
Urja Rannikko35bd7c62019-05-13 13:51:05 +000036# CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR is not set
Simon Glassefc12232021-07-14 17:05:32 -050037# CONFIG_SPL_CRC32 is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060038CONFIG_SPL_SPI_LOAD=y
Tom Rinie22fa4f2021-08-10 15:08:46 -040039CONFIG_SYS_SPI_U_BOOT_OFFS=0x20000
Tom Rinif3c2f992022-06-25 19:29:46 -040040CONFIG_SYS_BOOTM_LEN=0x4000000
Marty E. Plummer27086982019-01-05 20:12:08 -060041CONFIG_CMD_GPIO=y
42CONFIG_CMD_GPT=y
43CONFIG_CMD_I2C=y
44CONFIG_CMD_MMC=y
Marty E. Plummer27086982019-01-05 20:12:08 -060045CONFIG_CMD_SF_TEST=y
46CONFIG_CMD_SPI=y
47CONFIG_CMD_USB=y
48# CONFIG_CMD_SETEXPR is not set
49CONFIG_CMD_CACHE=y
50CONFIG_CMD_TIME=y
51CONFIG_CMD_PMIC=y
52CONFIG_CMD_REGULATOR=y
53# CONFIG_SPL_DOS_PARTITION is not set
54# CONFIG_SPL_EFI_PARTITION is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060055CONFIG_SPL_OF_CONTROL=y
Marty E. Plummer27086982019-01-05 20:12:08 -060056CONFIG_OF_SPL_REMOVE_PROPS="pinctrl-0 pinctrl-names clock-names interrupt-parent assigned-clocks assigned-clock-rates assigned-clock-parents"
57CONFIG_SPL_OF_PLATDATA=y
Tom Rinica63e712019-11-12 22:46:36 -050058CONFIG_SYS_RELOC_GD_ENV_ADDR=y
Marty E. Plummer27086982019-01-05 20:12:08 -060059CONFIG_REGMAP=y
60CONFIG_SPL_REGMAP=y
61CONFIG_SYSCON=y
62CONFIG_SPL_SYSCON=y
63# CONFIG_SPL_SIMPLE_BUS is not set
Urja Rannikko35bd7c62019-05-13 13:51:05 +000064# CONFIG_SPL_BLK is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060065CONFIG_CLK=y
66CONFIG_SPL_CLK=y
Marty E. Plummer27086982019-01-05 20:12:08 -060067CONFIG_ROCKCHIP_GPIO=y
68CONFIG_I2C_CROS_EC_TUNNEL=y
69CONFIG_SYS_I2C_ROCKCHIP=y
70CONFIG_I2C_MUX=y
71CONFIG_DM_KEYBOARD=y
72CONFIG_CROS_EC_KEYB=y
73CONFIG_CROS_EC=y
74CONFIG_CROS_EC_SPI=y
75CONFIG_PWRSEQ=y
Jaehoon Chunge711c972021-02-16 10:16:56 +090076CONFIG_MMC_PWRSEQ=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +000077# CONFIG_SPL_DM_MMC is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060078CONFIG_MMC_DW=y
79CONFIG_MMC_DW_ROCKCHIP=y
Miquel Raynal2e35dbb2019-10-03 19:50:05 +020080CONFIG_MTD=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +000081CONFIG_SF_DEFAULT_BUS=2
Patrick Delaunay0df81042019-02-27 15:20:36 +010082CONFIG_SF_DEFAULT_SPEED=20000000
Urja Rannikko7a19eec2019-05-13 13:51:03 +000083CONFIG_SPI_FLASH_GIGADEVICE=y
Marty E. Plummer27086982019-01-05 20:12:08 -060084CONFIG_PINCTRL=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +000085CONFIG_PINCONF=y
Marty E. Plummer27086982019-01-05 20:12:08 -060086CONFIG_SPL_PINCTRL=y
Urja Rannikkoaa02ec02020-05-13 19:15:23 +000087# CONFIG_SPL_PINCTRL_FULL is not set
Marty E. Plummer27086982019-01-05 20:12:08 -060088CONFIG_DM_PMIC=y
89# CONFIG_SPL_PMIC_CHILDREN is not set
90CONFIG_PMIC_RK8XX=y
91CONFIG_DM_REGULATOR_FIXED=y
92CONFIG_REGULATOR_RK8XX=y
93CONFIG_PWM_ROCKCHIP=y
94CONFIG_RAM=y
95CONFIG_SPL_RAM=y
96CONFIG_DEBUG_UART_SHIFT=2
97CONFIG_ROCKCHIP_SERIAL=y
98CONFIG_ROCKCHIP_SPI=y
99CONFIG_SYSRESET=y
100CONFIG_USB=y
Urja Rannikko35bd7c62019-05-13 13:51:05 +0000101# CONFIG_SPL_DM_USB is not set
102CONFIG_USB_DWC2=y
Marty E. Plummer27086982019-01-05 20:12:08 -0600103CONFIG_ROCKCHIP_USB2_PHY=y
Simon Glass52cb5042022-10-18 07:46:31 -0600104CONFIG_VIDEO=y
Anatolij Gustschindba36702020-02-04 22:43:06 +0100105# CONFIG_VIDEO_BPP8 is not set
Marty E. Plummer27086982019-01-05 20:12:08 -0600106CONFIG_CONSOLE_TRUETYPE=y
107CONFIG_DISPLAY=y
108CONFIG_VIDEO_ROCKCHIP=y
109CONFIG_DISPLAY_ROCKCHIP_EDP=y
110CONFIG_DISPLAY_ROCKCHIP_HDMI=y
111# CONFIG_USE_PRIVATE_LIBGCC is not set
Urja Rannikko35bd7c62019-05-13 13:51:05 +0000112CONFIG_SPL_TINY_MEMSET=y
Marty E. Plummer27086982019-01-05 20:12:08 -0600113CONFIG_CMD_DHRYSTONE=y
114CONFIG_ERRNO_STR=y