blob: ef5a8a0d5cc6a1541204d96f139625963219c0b0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen58645902014-11-10 15:24:02 +08002/*
3 * Copyright (C) 2014 Atmel
4 * Bo Shen <voice.shen@atmel.com>
Bo Shen58645902014-11-10 15:24:02 +08005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06009#include <asm/global_data.h>
Bo Shen58645902014-11-10 15:24:02 +080010#include <asm/io.h>
11#include <asm/arch/at91_common.h>
Bo Shen58645902014-11-10 15:24:02 +080012#include <asm/arch/at91_rstc.h>
Bo Shen05f95632014-12-15 13:24:38 +080013#include <asm/arch/atmel_mpddrc.h>
Bo Shen58645902014-11-10 15:24:02 +080014#include <asm/arch/gpio.h>
15#include <asm/arch/clk.h>
16#include <asm/arch/sama5d3_smc.h>
17#include <asm/arch/sama5d4.h>
Wenyou Yang4accfcc2017-04-13 10:31:21 +080018#include <debug_uart.h>
Bo Shen58645902014-11-10 15:24:02 +080019
20DECLARE_GLOBAL_DATA_PTR;
21
Bo Shen58645902014-11-10 15:24:02 +080022#ifdef CONFIG_NAND_ATMEL
23static void sama5d4ek_nand_hw_init(void)
24{
25 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
26
27 at91_periph_clk_enable(ATMEL_ID_SMC);
28
29 /* Configure SMC CS3 for NAND */
30 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(1) |
31 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(1),
32 &smc->cs[3].setup);
33 writel(AT91_SMC_PULSE_NWE(2) | AT91_SMC_PULSE_NCS_WR(3) |
34 AT91_SMC_PULSE_NRD(2) | AT91_SMC_PULSE_NCS_RD(3),
35 &smc->cs[3].pulse);
36 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
37 &smc->cs[3].cycle);
38 writel(AT91_SMC_TIMINGS_TCLR(2) | AT91_SMC_TIMINGS_TADL(7) |
39 AT91_SMC_TIMINGS_TAR(2) | AT91_SMC_TIMINGS_TRR(3) |
40 AT91_SMC_TIMINGS_TWB(7) | AT91_SMC_TIMINGS_RBNSEL(3)|
41 AT91_SMC_TIMINGS_NFSEL(1), &smc->cs[3].timings);
42 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
43 AT91_SMC_MODE_EXNW_DISABLE |
44 AT91_SMC_MODE_DBW_8 |
45 AT91_SMC_MODE_TDF_CYCLE(3),
46 &smc->cs[3].mode);
47
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080048 at91_pio3_set_a_periph(AT91_PIO_PORTC, 5, 0); /* D0 */
49 at91_pio3_set_a_periph(AT91_PIO_PORTC, 6, 0); /* D1 */
50 at91_pio3_set_a_periph(AT91_PIO_PORTC, 7, 0); /* D2 */
51 at91_pio3_set_a_periph(AT91_PIO_PORTC, 8, 0); /* D3 */
52 at91_pio3_set_a_periph(AT91_PIO_PORTC, 9, 0); /* D4 */
53 at91_pio3_set_a_periph(AT91_PIO_PORTC, 10, 0); /* D5 */
54 at91_pio3_set_a_periph(AT91_PIO_PORTC, 11, 0); /* D6 */
55 at91_pio3_set_a_periph(AT91_PIO_PORTC, 12, 0); /* D7 */
56 at91_pio3_set_a_periph(AT91_PIO_PORTC, 13, 0); /* RE */
57 at91_pio3_set_a_periph(AT91_PIO_PORTC, 14, 0); /* WE */
58 at91_pio3_set_a_periph(AT91_PIO_PORTC, 15, 1); /* NCS */
59 at91_pio3_set_a_periph(AT91_PIO_PORTC, 16, 1); /* RDY */
60 at91_pio3_set_a_periph(AT91_PIO_PORTC, 17, 1); /* ALE */
61 at91_pio3_set_a_periph(AT91_PIO_PORTC, 18, 1); /* CLE */
Bo Shen58645902014-11-10 15:24:02 +080062}
63#endif
64
65#ifdef CONFIG_CMD_USB
66static void sama5d4ek_usb_hw_init(void)
67{
68 at91_set_pio_output(AT91_PIO_PORTE, 11, 0);
69 at91_set_pio_output(AT91_PIO_PORTE, 12, 0);
70 at91_set_pio_output(AT91_PIO_PORTE, 10, 0);
71}
72#endif
73
Wenyou Yang57ba4902017-09-18 15:25:59 +080074#ifdef CONFIG_BOARD_LATE_INIT
75int board_late_init(void)
Bo Shen58645902014-11-10 15:24:02 +080076{
Simon Glass52cb5042022-10-18 07:46:31 -060077#ifdef CONFIG_VIDEO
Wenyou Yang57ba4902017-09-18 15:25:59 +080078 at91_video_show_board_info();
Bo Shen58645902014-11-10 15:24:02 +080079#endif
Wenyou Yang57ba4902017-09-18 15:25:59 +080080 return 0;
Bo Shen58645902014-11-10 15:24:02 +080081}
Wenyou Yang57ba4902017-09-18 15:25:59 +080082#endif
Bo Shen58645902014-11-10 15:24:02 +080083
Wenyou Yang4accfcc2017-04-13 10:31:21 +080084#ifdef CONFIG_DEBUG_UART_BOARD_INIT
Bo Shen58645902014-11-10 15:24:02 +080085static void sama5d4ek_serial3_hw_init(void)
86{
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080087 at91_pio3_set_b_periph(AT91_PIO_PORTE, 17, 1); /* TXD3 */
88 at91_pio3_set_b_periph(AT91_PIO_PORTE, 16, 0); /* RXD3 */
Bo Shen58645902014-11-10 15:24:02 +080089
90 /* Enable clock */
91 at91_periph_clk_enable(ATMEL_ID_USART3);
92}
93
Wenyou Yang4accfcc2017-04-13 10:31:21 +080094void board_debug_uart_init(void)
Bo Shen58645902014-11-10 15:24:02 +080095{
Bo Shen58645902014-11-10 15:24:02 +080096 sama5d4ek_serial3_hw_init();
Wenyou Yang4accfcc2017-04-13 10:31:21 +080097}
98#endif
Bo Shen58645902014-11-10 15:24:02 +080099
Wenyou Yang4accfcc2017-04-13 10:31:21 +0800100#ifdef CONFIG_BOARD_EARLY_INIT_F
101int board_early_init_f(void)
102{
Bo Shen58645902014-11-10 15:24:02 +0800103 return 0;
104}
Wenyou Yang4accfcc2017-04-13 10:31:21 +0800105#endif
Bo Shen58645902014-11-10 15:24:02 +0800106
107int board_init(void)
108{
109 /* adress of boot parameters */
110 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
111
Bo Shen58645902014-11-10 15:24:02 +0800112#ifdef CONFIG_NAND_ATMEL
113 sama5d4ek_nand_hw_init();
114#endif
Bo Shen58645902014-11-10 15:24:02 +0800115#ifdef CONFIG_CMD_USB
116 sama5d4ek_usb_hw_init();
117#endif
118
119 return 0;
120}
121
122int dram_init(void)
123{
124 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
125 CONFIG_SYS_SDRAM_SIZE);
126 return 0;
127}
128
Bo Shen05f95632014-12-15 13:24:38 +0800129/* SPL */
130#ifdef CONFIG_SPL_BUILD
131void spl_board_init(void)
132{
Wenyou Yange035ea72017-09-14 11:07:44 +0800133#if CONFIG_NAND_BOOT
Bo Shen05f95632014-12-15 13:24:38 +0800134 sama5d4ek_nand_hw_init();
Bo Shen05f95632014-12-15 13:24:38 +0800135#endif
136}
137
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800138static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shen05f95632014-12-15 13:24:38 +0800139{
140 ddr2->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
141
142 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
143 ATMEL_MPDDRC_CR_NR_ROW_14 |
144 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
145 ATMEL_MPDDRC_CR_NB_8BANKS |
Bo Shen05f95632014-12-15 13:24:38 +0800146 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
147 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
148
149 ddr2->rtr = 0x2b0;
150
151 ddr2->tpr0 = (8 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
152 3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
153 3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
154 10 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
155 3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
156 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
157 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
158 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
159
160 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
161 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
162 25 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
163 23 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
164
165 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
166 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
167 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
168 2 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
169 8 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
170}
171
172void mem_init(void)
173{
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800174 struct atmel_mpddrc_config ddr2;
Wenyou Yang5a0243e2017-03-23 14:35:33 +0800175 const struct atmel_mpddr *mpddr = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
176 u32 tmp;
Bo Shen05f95632014-12-15 13:24:38 +0800177
178 ddr2_conf(&ddr2);
179
Wenyou Yang78f89762016-02-03 10:16:50 +0800180 /* Enable MPDDR clock */
Bo Shen05f95632014-12-15 13:24:38 +0800181 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
Wenyou Yang78f89762016-02-03 10:16:50 +0800182 at91_system_clk_enable(AT91_PMC_DDR);
Bo Shen05f95632014-12-15 13:24:38 +0800183
Wenyou Yang5a0243e2017-03-23 14:35:33 +0800184 tmp = ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_ONE_CYCLE;
185 writel(tmp, &mpddr->rd_data_path);
186
187 tmp = readl(&mpddr->io_calibr);
188 tmp = (tmp & ~(ATMEL_MPDDRC_IO_CALIBR_RDIV |
189 ATMEL_MPDDRC_IO_CALIBR_TZQIO |
190 ATMEL_MPDDRC_IO_CALIBR_CALCODEP |
191 ATMEL_MPDDRC_IO_CALIBR_CALCODEN)) |
192 ATMEL_MPDDRC_IO_CALIBR_DDR2_RZQ_52 |
193 ATMEL_MPDDRC_IO_CALIBR_TZQIO_(8) |
194 ATMEL_MPDDRC_IO_CALIBR_EN_CALIB;
195 writel(tmp, &mpddr->io_calibr);
196
Bo Shen05f95632014-12-15 13:24:38 +0800197 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200198 ddr2_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddr2);
Bo Shen05f95632014-12-15 13:24:38 +0800199}
200
201void at91_pmc_init(void)
202{
Bo Shen05f95632014-12-15 13:24:38 +0800203 u32 tmp;
204
205 tmp = AT91_PMC_PLLAR_29 |
206 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
207 AT91_PMC_PLLXR_MUL(87) |
208 AT91_PMC_PLLXR_DIV(1);
209 at91_plla_init(tmp);
210
Wenyou Yang5265b1e2016-02-02 12:46:14 +0800211 at91_pllicpr_init(AT91_PMC_IPLL_PLLA(0x0));
Bo Shen05f95632014-12-15 13:24:38 +0800212
213 tmp = AT91_PMC_MCKR_H32MXDIV |
214 AT91_PMC_MCKR_PLLADIV_2 |
215 AT91_PMC_MCKR_MDIV_3 |
216 AT91_PMC_MCKR_CSS_PLLA;
217 at91_mck_init(tmp);
218}
219#endif