blob: 109d2dcfdf087729795deb5c1f8a1b3b7a99dc66 [file] [log] [blame]
stroesee1cb7eb2003-09-12 08:41:56 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
Matthias Fuchsc8452fa2007-07-09 10:10:06 +020026#include <asm/io.h>
stroesee1cb7eb2003-09-12 08:41:56 +000027#include <command.h>
28#include <malloc.h>
Matthias Fuchsd1c60452009-10-26 09:58:45 +010029#include <sja1000.h>
stroesee1cb7eb2003-09-12 08:41:56 +000030
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +020031#undef FPGA_DEBUG
stroesee1cb7eb2003-09-12 08:41:56 +000032
Matthias Fuchsc8452fa2007-07-09 10:10:06 +020033DECLARE_GLOBAL_DATA_PTR;
34
stroese02ca1112004-12-16 18:39:03 +000035extern void lxt971_no_sleep(void);
stroesee1cb7eb2003-09-12 08:41:56 +000036
37/* fpga configuration data - gzip compressed and generated by bin2c */
38const unsigned char fpgadata[] =
39{
40#include "fpgadata.c"
41};
42
43/*
44 * include common fpga code (for esd boards)
45 */
46#include "../common/fpga.c"
47
Matthias Fuchsecf9a2e2010-02-01 13:53:59 +010048/*
49 * generate a short spike on the CAN tx line
50 * to bring the couplers in sync
51 */
52void init_coupler(u32 addr)
53{
54 struct sja1000_basic_s *ctrl = (struct sja1000_basic_s *)addr;
55
56 /* reset */
57 out_8(&ctrl->cr, CR_RR);
58
59 /* dominant */
60 out_8(&ctrl->btr0, 0x00); /* btr setup is required */
61 out_8(&ctrl->btr1, 0x14); /* we use 1Mbit/s */
62 out_8(&ctrl->oc, OC_TP1 | OC_TN1 | OC_POL1 |
63 OC_TP0 | OC_TN0 | OC_POL0 | OC_MODE1);
64 out_8(&ctrl->cr, 0x00);
65
66 /* delay */
67 in_8(&ctrl->cr);
68 in_8(&ctrl->cr);
69 in_8(&ctrl->cr);
70 in_8(&ctrl->cr);
71
72 /* reset */
73 out_8(&ctrl->cr, CR_RR);
74}
75
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +020076int board_early_init_f(void)
stroesee1cb7eb2003-09-12 08:41:56 +000077{
78 /*
79 * IRQ 0-15 405GP internally generated; active high; level sensitive
80 * IRQ 16 405GP internally generated; active low; level sensitive
81 * IRQ 17-24 RESERVED
82 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
83 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
84 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
85 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
86 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
87 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
88 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
89 */
Stefan Roese707fd362009-09-24 09:55:50 +020090 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
91 mtdcr(UIC0ER, 0x00000000); /* disable all ints */
92 mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
93 mtdcr(UIC0PR, 0xFFFFFF99); /* set int polarities */
94 mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
95 mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest prio */
96 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
stroesee1cb7eb2003-09-12 08:41:56 +000097
98 /*
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +020099 * EBC Configuration Register: set ready timeout to
100 * 512 ebc-clks -> ca. 15 us
stroesee1cb7eb2003-09-12 08:41:56 +0000101 */
Stefan Roese918010a2009-09-09 16:25:29 +0200102 mtebc(EBC0_CFG, 0xa8400000); /* ebc always driven */
stroesee1cb7eb2003-09-12 08:41:56 +0000103
104 return 0;
105}
106
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200107int misc_init_r(void)
stroesee1cb7eb2003-09-12 08:41:56 +0000108{
stroesee1cb7eb2003-09-12 08:41:56 +0000109 unsigned char *dst;
Matthias Fuchseb89df72009-01-02 12:16:35 +0100110 unsigned char fctr;
stroesee1cb7eb2003-09-12 08:41:56 +0000111 ulong len = sizeof(fpgadata);
112 int status;
113 int index;
114 int i;
115
Matthias Fuchsc8452fa2007-07-09 10:10:06 +0200116 /* adjust flash start and offset */
117 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
118 gd->bd->bi_flashoffset = 0;
119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120 dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200121 if (gunzip(dst, CONFIG_SYS_FPGA_MAX_SIZE,
122 (uchar *)fpgadata, &len) != 0) {
123 printf("GUNZIP ERROR - must RESET board to recover\n");
124 do_reset(NULL, 0, 0, NULL);
stroesee1cb7eb2003-09-12 08:41:56 +0000125 }
126
127 status = fpga_boot(dst, len);
128 if (status != 0) {
129 printf("\nFPGA: Booting failed ");
130 switch (status) {
131 case ERROR_FPGA_PRG_INIT_LOW:
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200132 printf("(Timeout: INIT not low "
133 "after asserting PROGRAM*)\n");
stroesee1cb7eb2003-09-12 08:41:56 +0000134 break;
135 case ERROR_FPGA_PRG_INIT_HIGH:
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200136 printf("(Timeout: INIT not high "
137 "after deasserting PROGRAM*)\n");
stroesee1cb7eb2003-09-12 08:41:56 +0000138 break;
139 case ERROR_FPGA_PRG_DONE:
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200140 printf("(Timeout: DONE not high "
141 "after programming FPGA)\n");
stroesee1cb7eb2003-09-12 08:41:56 +0000142 break;
143 }
144
145 /* display infos on fpgaimage */
146 index = 15;
147 for (i=0; i<4; i++) {
148 len = dst[index];
149 printf("FPGA: %s\n", &(dst[index+1]));
150 index += len+3;
151 }
152 putc ('\n');
153 /* delayed reboot */
154 for (i=20; i>0; i--) {
155 printf("Rebooting in %2d seconds \r",i);
156 for (index=0;index<1000;index++)
157 udelay(1000);
158 }
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200159 putc('\n');
stroesee1cb7eb2003-09-12 08:41:56 +0000160 do_reset(NULL, 0, 0, NULL);
161 }
162
163 puts("FPGA: ");
164
165 /* display infos on fpgaimage */
166 index = 15;
167 for (i=0; i<4; i++) {
168 len = dst[index];
169 printf("%s ", &(dst[index+1]));
170 index += len+3;
171 }
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200172 putc('\n');
stroesee1cb7eb2003-09-12 08:41:56 +0000173
174 free(dst);
175
176 /*
177 * Reset FPGA via FPGA_DATA pin
178 */
179 SET_FPGA(FPGA_PRG | FPGA_CLK);
180 udelay(1000); /* wait 1ms */
181 SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
182 udelay(1000); /* wait 1ms */
183
184 /*
185 * Reset external DUARTs
186 */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200187 out_be32((void*)GPIO0_OR,
188 in_be32((void*)GPIO0_OR) | CONFIG_SYS_DUART_RST);
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200189 udelay(10);
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200190 out_be32((void*)GPIO0_OR,
191 in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200192 udelay(1000);
stroesee1cb7eb2003-09-12 08:41:56 +0000193
194 /*
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100195 * Set NAND-FLASH GPIO signals to default
196 */
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200197 out_be32((void*)GPIO0_OR,
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200198 in_be32((void*)GPIO0_OR) &
199 ~(CONFIG_SYS_NAND_CLE | CONFIG_SYS_NAND_ALE));
200 out_be32((void*)GPIO0_OR,
201 in_be32((void*)GPIO0_OR) | CONFIG_SYS_NAND_CE);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100202
203 /*
204 * Setup EEPROM write protection
205 */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200206 out_be32((void*)GPIO0_OR,
207 in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
208 out_be32((void*)GPIO0_TCR,
209 in_be32((void*)GPIO0_TCR) | CONFIG_SYS_EEPROM_WP);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100210
211 /*
stroesee1cb7eb2003-09-12 08:41:56 +0000212 * Enable interrupts in exar duart mcr[3]
213 */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200214 out_8((void *)DUART0_BA + 4, 0x08);
215 out_8((void *)DUART1_BA + 4, 0x08);
stroesee1cb7eb2003-09-12 08:41:56 +0000216
Matthias Fuchseb89df72009-01-02 12:16:35 +0100217 /*
218 * Enable auto RS485 mode in 2nd external uart
219 */
220 out_8((void *)DUART1_BA + 3, 0xbf); /* write LCR */
221 fctr = in_8((void *)DUART1_BA + 1); /* read FCTR */
222 fctr |= 0x08; /* enable RS485 mode */
223 out_8((void *)DUART1_BA + 1, fctr); /* write FCTR */
224 out_8((void *)DUART1_BA + 3, 0); /* write LCR */
225
Matthias Fuchsd1c60452009-10-26 09:58:45 +0100226 /*
227 * Init magnetic couplers
228 */
229 if (!getenv("noinitcoupler")) {
230 init_coupler(CAN0_BA);
231 init_coupler(CAN1_BA);
232 }
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200233 return 0;
stroesee1cb7eb2003-09-12 08:41:56 +0000234}
235
stroesee1cb7eb2003-09-12 08:41:56 +0000236/*
237 * Check Board Identity:
238 */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200239int checkboard(void)
stroesee1cb7eb2003-09-12 08:41:56 +0000240{
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200241 char str[64];
Wolfgang Denk76af2782010-07-24 21:55:43 +0200242 int i = getenv_f("serial#", str, sizeof(str));
stroesee1cb7eb2003-09-12 08:41:56 +0000243
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200244 puts("Board: ");
stroesee1cb7eb2003-09-12 08:41:56 +0000245
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200246 if (i == -1)
247 puts("### No HW ID - assuming PLU405");
248 else
stroesee1cb7eb2003-09-12 08:41:56 +0000249 puts(str);
stroesee1cb7eb2003-09-12 08:41:56 +0000250
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200251 putc('\n');
stroesee1cb7eb2003-09-12 08:41:56 +0000252 return 0;
253}
254
stroesee1cb7eb2003-09-12 08:41:56 +0000255#ifdef CONFIG_IDE_RESET
Matthias Fuchs5dde4e22009-02-20 10:19:19 +0100256#define FPGA_CTRL (CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL)
stroesee1cb7eb2003-09-12 08:41:56 +0000257void ide_set_reset(int on)
258{
stroesee1cb7eb2003-09-12 08:41:56 +0000259 /*
260 * Assert or deassert CompactFlash Reset Pin
261 */
262 if (on) { /* assert RESET */
Matthias Fuchs5dde4e22009-02-20 10:19:19 +0100263 out_be16((void *)FPGA_CTRL,
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200264 in_be16((void *)FPGA_CTRL) &
265 ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
stroesee1cb7eb2003-09-12 08:41:56 +0000266 } else { /* release RESET */
Matthias Fuchs5dde4e22009-02-20 10:19:19 +0100267 out_be16((void *)FPGA_CTRL,
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200268 in_be16((void *)FPGA_CTRL) |
269 CONFIG_SYS_FPGA_CTRL_CF_RESET);
stroesee1cb7eb2003-09-12 08:41:56 +0000270 }
271}
272#endif /* CONFIG_IDE_RESET */
273
Matthias Fuchs9ee77182007-03-07 15:32:01 +0100274void reset_phy(void)
275{
276#ifdef CONFIG_LXT971_NO_SLEEP
277
278 /*
279 * Disable sleep mode in LXT971
280 */
281 lxt971_no_sleep();
282#endif
283}
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#if defined(CONFIG_SYS_EEPROM_WREN)
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100286/* Input: <dev_addr> I2C address of EEPROM device to enable.
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200287 * <state> -1: deliver current state
288 * 0: disable write
289 * 1: enable write
290 * Returns: -1: wrong device address
291 * 0: dis-/en- able done
292 * 0/1: current state if <state> was -1.
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100293 */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200294int eeprom_write_enable(unsigned dev_addr, int state)
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100295{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296 if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100297 return -1;
298 } else {
299 switch (state) {
300 case 1:
301 /* Enable write access, clear bit GPIO0. */
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200302 out_be32((void*)GPIO0_OR,
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200303 in_be32((void*)GPIO0_OR) &
304 ~CONFIG_SYS_EEPROM_WP);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100305 state = 0;
306 break;
307 case 0:
308 /* Disable write access, set bit GPIO0. */
Matthias Fuchsa1fe6fb2008-09-02 11:35:35 +0200309 out_be32((void*)GPIO0_OR,
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200310 in_be32((void*)GPIO0_OR) |
311 CONFIG_SYS_EEPROM_WP);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100312 state = 0;
313 break;
314 default:
315 /* Read current status back. */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200316 state = ((in_be32((void*)GPIO0_OR) &
317 CONFIG_SYS_EEPROM_WP) == 0);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100318 break;
319 }
320 }
321 return state;
322}
323
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200324int do_eep_wren(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100325{
326 int query = argc == 1;
327 int state = 0;
328
329 if (query) {
330 /* Query write access state. */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200331 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR, -1);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100332 if (state < 0) {
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200333 puts("Query of write access state failed.\n");
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100334 } else {
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200335 printf("Write access for device 0x%0x is %sabled.\n",
336 CONFIG_SYS_I2C_EEPROM_ADDR,
337 state ? "en" : "dis");
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100338 state = 0;
339 }
340 } else {
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200341 if (argv[1][0] == '0') {
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100342 /* Disable write access. */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200343 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
344 0);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100345 } else {
346 /* Enable write access. */
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200347 state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
348 1);
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100349 }
Matthias Fuchs1fc0bd82009-07-16 22:13:57 +0200350 if (state < 0)
351 puts("Setup of write access state failed.\n");
Matthias Fuchs9f05e852007-12-28 17:10:36 +0100352 }
353
354 return state;
355}
356
357U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
Wolfgang Denkc54781c2009-05-24 17:06:54 +0200358 "Enable / disable / query EEPROM write access",
359 ""
360);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */