Haiying Wang | bd25537 | 2009-03-27 17:02:45 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved. |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * mpc8569mds board configuration file |
| 25 | */ |
| 26 | #ifndef __CONFIG_H |
| 27 | #define __CONFIG_H |
| 28 | |
| 29 | /* High Level Configuration Options */ |
| 30 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 31 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 32 | #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */ |
| 33 | #define CONFIG_MPC8569 1 /* MPC8569 specific */ |
| 34 | #define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */ |
| 35 | |
| 36 | #define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */ |
| 37 | |
| 38 | #define CONFIG_PCI 1 /* Disable PCI/PCIE */ |
| 39 | #define CONFIG_PCIE1 1 /* PCIE controller */ |
| 40 | #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */ |
| 41 | #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */ |
| 42 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
| 43 | #define CONFIG_QE /* Enable QE */ |
| 44 | #define CONFIG_ENV_OVERWRITE |
| 45 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
| 46 | |
| 47 | /* |
| 48 | * When initializing flash, if we cannot find the manufacturer ID, |
| 49 | * assume this is the AMD flash associated with the MDS board. |
| 50 | * This allows booting from a promjet. |
| 51 | */ |
| 52 | #define CONFIG_ASSUME_AMD_FLASH |
| 53 | |
| 54 | #ifndef __ASSEMBLY__ |
| 55 | extern unsigned long get_clock_freq(void); |
| 56 | #endif |
| 57 | /* Replace a call to get_clock_freq (after it is implemented)*/ |
| 58 | #define CONFIG_SYS_CLK_FREQ 66000000 |
| 59 | #define CONFIG_DDR_CLK_FREQ 66000000 |
| 60 | |
| 61 | /* |
| 62 | * These can be toggled for performance analysis, otherwise use default. |
| 63 | */ |
| 64 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 65 | #define CONFIG_BTB /* toggle branch predition */ |
| 66 | |
| 67 | /* |
| 68 | * Only possible on E500 Version 2 or newer cores. |
| 69 | */ |
| 70 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 71 | |
| 72 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
| 73 | |
| 74 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 75 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
| 76 | |
| 77 | /* |
| 78 | * Base addresses -- Note these are effective addresses where the |
| 79 | * actual resources get mapped (not physical addresses) |
| 80 | */ |
| 81 | #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ |
| 82 | #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ |
| 83 | #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR |
| 84 | /* physical addr of CCSRBAR */ |
| 85 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR |
| 86 | /* PQII uses CONFIG_SYS_IMMR */ |
| 87 | |
| 88 | #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000) |
| 89 | #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000) |
| 90 | |
| 91 | /* DDR Setup */ |
| 92 | #define CONFIG_FSL_DDR3 |
| 93 | #undef CONFIG_FSL_DDR_INTERACTIVE |
| 94 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
| 95 | #define CONFIG_DDR_SPD |
| 96 | #define CONFIG_DDR_DLL /* possible DLL fix needed */ |
| 97 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 98 | |
| 99 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 100 | |
| 101 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 102 | /* DDR is system memory*/ |
| 103 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 104 | |
| 105 | #define CONFIG_NUM_DDR_CONTROLLERS 1 |
| 106 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 107 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 108 | |
| 109 | /* I2C addresses of SPD EEPROMs */ |
| 110 | #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */ |
| 111 | #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */ |
| 112 | |
| 113 | /* These are used when DDR doesn't use SPD. */ |
| 114 | #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */ |
| 115 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F |
| 116 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 |
| 117 | #define CONFIG_SYS_DDR_TIMING_3 0x00020000 |
| 118 | #define CONFIG_SYS_DDR_TIMING_0 0x00330004 |
| 119 | #define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644 |
| 120 | #define CONFIG_SYS_DDR_TIMING_2 0x002888D0 |
| 121 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000 |
| 122 | #define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040 |
| 123 | #define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521 |
| 124 | #define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000 |
| 125 | #define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000 |
| 126 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 127 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000 |
| 128 | #define CONFIG_SYS_DDR_TIMING_4 0x00220001 |
| 129 | #define CONFIG_SYS_DDR_TIMING_5 0x03402400 |
| 130 | #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600 |
| 131 | #define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604 |
| 132 | #define CONFIG_SYS_DDR_CDR_1 0x80040000 |
| 133 | #define CONFIG_SYS_DDR_CDR_2 0x00000000 |
| 134 | #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 |
| 135 | #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 |
| 136 | #define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */ |
| 137 | #define CONFIG_SYS_DDR_CONTROL2 0x24400000 |
| 138 | |
| 139 | #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d |
| 140 | #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 |
| 141 | #define CONFIG_SYS_DDR_SBE 0x00010000 |
| 142 | |
| 143 | #undef CONFIG_CLOCKS_IN_MHZ |
| 144 | |
| 145 | /* |
| 146 | * Local Bus Definitions |
| 147 | */ |
| 148 | |
| 149 | #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */ |
| 150 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 151 | |
| 152 | #define CONFIG_SYS_BCSR_BASE 0xf8000000 |
| 153 | #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE |
| 154 | |
| 155 | /*Chip select 0 - Flash*/ |
| 156 | #define CONFIG_SYS_BR0_PRELIM 0xfe000801 |
| 157 | #define CONFIG_SYS_OR0_PRELIM 0xfe000ff7 |
| 158 | |
| 159 | /*Chip slelect 1 - BCSR*/ |
| 160 | #define CONFIG_SYS_BR1_PRELIM 0xf8000801 |
| 161 | #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7 |
| 162 | |
| 163 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 164 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */ |
| 165 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 166 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 167 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 168 | |
| 169 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */ |
| 170 | |
| 171 | #define CONFIG_FLASH_CFI_DRIVER |
| 172 | #define CONFIG_SYS_FLASH_CFI |
| 173 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 174 | |
| 175 | |
| 176 | /* |
| 177 | * SDRAM on the LocalBus |
| 178 | */ |
| 179 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
| 180 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
| 181 | |
| 182 | #define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */ |
| 183 | #define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */ |
| 184 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 185 | #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
| 186 | |
| 187 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 188 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
| 189 | #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */ |
| 190 | |
| 191 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */ |
| 192 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 193 | (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 194 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 195 | |
| 196 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 197 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
| 198 | |
| 199 | /* Serial Port */ |
| 200 | #define CONFIG_CONS_INDEX 1 |
| 201 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 202 | #define CONFIG_SYS_NS16550 |
| 203 | #define CONFIG_SYS_NS16550_SERIAL |
| 204 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 205 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
| 206 | |
| 207 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 208 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 209 | |
| 210 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 211 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
| 212 | |
| 213 | /* Use the HUSH parser*/ |
| 214 | #define CONFIG_SYS_HUSH_PARSER |
| 215 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 216 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
| 217 | #endif |
| 218 | |
| 219 | /* pass open firmware flat tree */ |
| 220 | #define CONFIG_OF_LIBFDT 1 |
| 221 | #define CONFIG_OF_BOARD_SETUP 1 |
| 222 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 |
| 223 | |
| 224 | #define CONFIG_SYS_64BIT_VSPRINTF 1 |
| 225 | #define CONFIG_SYS_64BIT_STRTOUL 1 |
| 226 | |
| 227 | /* |
| 228 | * I2C |
| 229 | */ |
| 230 | #define CONFIG_FSL_I2C /* Use FSL common I2C driver */ |
| 231 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
| 232 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 233 | #define CONFIG_I2C_MULTI_BUS |
| 234 | #define CONFIG_I2C_CMD_TREE |
| 235 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 236 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
| 237 | #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */ |
| 238 | #define CONFIG_SYS_I2C_OFFSET 0x3000 |
| 239 | #define CONFIG_SYS_I2C2_OFFSET 0x3100 |
| 240 | |
| 241 | /* |
| 242 | * I2C2 EEPROM |
| 243 | */ |
| 244 | #define CONFIG_ID_EEPROM |
| 245 | #ifdef CONFIG_ID_EEPROM |
| 246 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 247 | #endif |
| 248 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 |
| 249 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 250 | #define CONFIG_SYS_EEPROM_BUS_NUM 1 |
| 251 | |
| 252 | #define PLPPAR1_I2C_BIT_MASK 0x0000000F |
| 253 | #define PLPPAR1_I2C2_VAL 0x00000000 |
| 254 | #define PLPDIR1_I2C_BIT_MASK 0x0000000F |
| 255 | #define PLPDIR1_I2C2_VAL 0x0000000F |
| 256 | |
| 257 | /* |
| 258 | * General PCI |
| 259 | * Memory Addresses are mapped 1-1. I/O is mapped from 0 |
| 260 | */ |
| 261 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 |
| 262 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 |
| 263 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 |
| 264 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 265 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000 |
| 266 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 267 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000 |
| 268 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */ |
| 269 | |
| 270 | #define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000 |
| 271 | #define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000 |
| 272 | #define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000 |
| 273 | |
| 274 | #ifdef CONFIG_QE |
| 275 | /* |
| 276 | * QE UEC ethernet configuration |
| 277 | */ |
| 278 | |
| 279 | #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) |
| 280 | #define CONFIG_UEC_ETH |
| 281 | #define CONFIG_ETHPRIME "FSL UEC0" |
| 282 | #define CONFIG_PHY_MODE_NEED_CHANGE |
| 283 | |
| 284 | #define CONFIG_UEC_ETH1 /* GETH1 */ |
| 285 | #define CONFIG_HAS_ETH0 |
| 286 | |
| 287 | #ifdef CONFIG_UEC_ETH1 |
| 288 | #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
| 289 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE |
| 290 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK12 |
| 291 | #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH |
| 292 | #define CONFIG_SYS_UEC1_PHY_ADDR 7 |
| 293 | #define CONFIG_SYS_UEC1_INTERFACE_MODE ENET_1000_RGMII_ID |
| 294 | #endif |
| 295 | |
| 296 | #define CONFIG_UEC_ETH2 /* GETH2 */ |
| 297 | #define CONFIG_HAS_ETH1 |
| 298 | |
| 299 | #ifdef CONFIG_UEC_ETH2 |
| 300 | #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */ |
| 301 | #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE |
| 302 | #define CONFIG_SYS_UEC2_TX_CLK QE_CLK17 |
| 303 | #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH |
| 304 | #define CONFIG_SYS_UEC2_PHY_ADDR 1 |
| 305 | #define CONFIG_SYS_UEC2_INTERFACE_MODE ENET_1000_RGMII_ID |
| 306 | #endif |
| 307 | |
| 308 | #endif /* CONFIG_QE */ |
| 309 | |
| 310 | #if defined(CONFIG_PCI) |
| 311 | |
| 312 | #define CONFIG_NET_MULTI |
| 313 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 314 | |
| 315 | #undef CONFIG_EEPRO100 |
| 316 | #undef CONFIG_TULIP |
| 317 | |
| 318 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 319 | |
| 320 | #endif /* CONFIG_PCI */ |
| 321 | |
| 322 | #ifndef CONFIG_NET_MULTI |
| 323 | #define CONFIG_NET_MULTI 1 |
| 324 | #endif |
| 325 | |
| 326 | /* |
| 327 | * Environment |
| 328 | */ |
| 329 | #define CONFIG_ENV_IS_IN_FLASH 1 |
| 330 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000) |
| 331 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ |
| 332 | #define CONFIG_ENV_SIZE 0x2000 |
| 333 | |
| 334 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 335 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 336 | |
| 337 | /* QE microcode/firmware address */ |
| 338 | #define CONFIG_SYS_QE_FW_ADDR 0xfff00000 |
| 339 | |
| 340 | /* |
| 341 | * BOOTP options |
| 342 | */ |
| 343 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 344 | #define CONFIG_BOOTP_BOOTPATH |
| 345 | #define CONFIG_BOOTP_GATEWAY |
| 346 | #define CONFIG_BOOTP_HOSTNAME |
| 347 | |
| 348 | |
| 349 | /* |
| 350 | * Command line configuration. |
| 351 | */ |
| 352 | #include <config_cmd_default.h> |
| 353 | |
| 354 | #define CONFIG_CMD_PING |
| 355 | #define CONFIG_CMD_I2C |
| 356 | #define CONFIG_CMD_MII |
| 357 | #define CONFIG_CMD_ELF |
| 358 | #define CONFIG_CMD_IRQ |
| 359 | #define CONFIG_CMD_SETEXPR |
| 360 | |
| 361 | #if defined(CONFIG_PCI) |
| 362 | #define CONFIG_CMD_PCI |
| 363 | #endif |
| 364 | |
| 365 | |
| 366 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 367 | |
| 368 | /* |
| 369 | * Miscellaneous configurable options |
| 370 | */ |
| 371 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 372 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
| 373 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
| 374 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
| 375 | #if defined(CONFIG_CMD_KGDB) |
| 376 | #define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */ |
| 377 | #else |
| 378 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
| 379 | #endif |
| 380 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
| 381 | /* Print Buffer Size */ |
| 382 | #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ |
| 383 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
| 384 | /* Boot Argument Buffer Size */ |
| 385 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ |
| 386 | |
| 387 | /* |
| 388 | * For booting Linux, the board info and command line data |
| 389 | * have to be in the first 8 MB of memory, since this is |
| 390 | * the maximum mapped by the Linux kernel during initialization. |
| 391 | */ |
| 392 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) |
| 393 | /* Initial Memory map for Linux*/ |
| 394 | |
| 395 | /* |
| 396 | * Internal Definitions |
| 397 | * |
| 398 | * Boot Flags |
| 399 | */ |
| 400 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 401 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 402 | |
| 403 | #if defined(CONFIG_CMD_KGDB) |
| 404 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 405 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 406 | #endif |
| 407 | |
| 408 | /* |
| 409 | * Environment Configuration |
| 410 | */ |
| 411 | #define CONFIG_HOSTNAME mpc8569mds |
| 412 | #define CONFIG_ROOTPATH /nfsroot |
| 413 | #define CONFIG_BOOTFILE your.uImage |
| 414 | |
| 415 | #define CONFIG_SERVERIP 192.168.1.1 |
| 416 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 417 | #define CONFIG_NETMASK 255.255.255.0 |
| 418 | |
| 419 | #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/ |
| 420 | |
| 421 | #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ |
| 422 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/ |
| 423 | |
| 424 | #define CONFIG_BAUDRATE 115200 |
| 425 | |
| 426 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 427 | "netdev=eth0\0" \ |
| 428 | "consoledev=ttyS0\0" \ |
| 429 | "ramdiskaddr=600000\0" \ |
| 430 | "ramdiskfile=your.ramdisk.u-boot\0" \ |
| 431 | "fdtaddr=400000\0" \ |
| 432 | "fdtfile=your.fdt.dtb\0" \ |
| 433 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 434 | "nfsroot=$serverip:$rootpath " \ |
| 435 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 436 | "console=$consoledev,$baudrate $othbootargs\0" \ |
| 437 | "ramargs=setenv bootargs root=/dev/ram rw " \ |
| 438 | "console=$consoledev,$baudrate $othbootargs\0" \ |
| 439 | |
| 440 | #define CONFIG_NFSBOOTCOMMAND \ |
| 441 | "run nfsargs;" \ |
| 442 | "tftp $loadaddr $bootfile;" \ |
| 443 | "tftp $fdtaddr $fdtfile;" \ |
| 444 | "bootm $loadaddr - $fdtaddr" |
| 445 | |
| 446 | #define CONFIG_RAMBOOTCOMMAND \ |
| 447 | "run ramargs;" \ |
| 448 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 449 | "tftp $loadaddr $bootfile;" \ |
| 450 | "bootm $loadaddr $ramdiskaddr" |
| 451 | |
| 452 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 453 | |
| 454 | #endif /* __CONFIG_H */ |