wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net |
| 4 | * |
| 5 | * (C) Copyright 2002 |
| 6 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 7 | * Marius Groeger <mgroeger@sysgo.de> |
| 8 | * |
| 9 | * Configuration settings for the PLEB 2 board. |
| 10 | * |
| 11 | * See file CREDITS for list of people who contributed to this |
| 12 | * project. |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or |
| 15 | * modify it under the terms of the GNU General Public License as |
| 16 | * published by the Free Software Foundation; either version 2 of |
| 17 | * the License, or (at your option) any later version. |
| 18 | * |
| 19 | * This program is distributed in the hope that it will be useful, |
| 20 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 21 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 22 | * GNU General Public License for more details. |
| 23 | * |
| 24 | * You should have received a copy of the GNU General Public License |
| 25 | * along with this program; if not, write to the Free Software |
| 26 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 27 | * MA 02111-1307 USA |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /* |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | #define CONFIG_PXA250 1 /* This is an PXA255 CPU */ |
| 38 | #define CONFIG_PLEB2 1 /* on an PLEB2 Board */ |
| 39 | #undef CONFIG_LCD |
| 40 | #undef CONFIG_MMC |
| 41 | #define BOARD_LATE_INIT 1 |
| 42 | |
| 43 | #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ |
| 44 | |
Jean-Christophe PLAGNIOL-VILLARD | e6b5f1b | 2009-04-05 13:06:31 +0200 | [diff] [blame] | 45 | /* we will never enable dcache, because we have to setup MMU first */ |
| 46 | #define CONFIG_SYS_NO_DCACHE |
| 47 | |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 48 | /* |
| 49 | * Size of malloc() pool |
| 50 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 51 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
| 52 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 53 | |
| 54 | /* |
| 55 | * Hardware drivers |
| 56 | */ |
| 57 | |
| 58 | /* None - PLEB 2 doesn't have any of this. |
| 59 | #define CONFIG_DRIVER_LAN91C96 |
| 60 | #define CONFIG_LAN91C96_BASE 0x0C000000 */ |
| 61 | |
| 62 | /* |
| 63 | * select serial console configuration |
| 64 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ccaed4 | 2009-05-16 22:48:46 +0200 | [diff] [blame] | 65 | #define CONFIG_PXA_SERIAL |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 66 | #define CONFIG_FFUART 1 /* we use FFUART on PLEB 2 */ |
| 67 | |
| 68 | /* allow to overwrite serial and ethaddr */ |
| 69 | #define CONFIG_ENV_OVERWRITE |
| 70 | |
| 71 | #define CONFIG_BAUDRATE 115200 |
| 72 | |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 73 | |
Jon Loeliger | aa2d2c2 | 2007-07-04 22:33:17 -0500 | [diff] [blame] | 74 | /* |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 75 | * BOOTP options |
| 76 | */ |
| 77 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 78 | #define CONFIG_BOOTP_BOOTPATH |
| 79 | #define CONFIG_BOOTP_GATEWAY |
| 80 | #define CONFIG_BOOTP_HOSTNAME |
| 81 | |
| 82 | |
| 83 | /* |
Jon Loeliger | aa2d2c2 | 2007-07-04 22:33:17 -0500 | [diff] [blame] | 84 | * Command line configuration. |
| 85 | */ |
| 86 | #include <config_cmd_default.h> |
| 87 | |
| 88 | #undef CONFIG_CMD_NET |
| 89 | |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 90 | |
| 91 | #define CONFIG_BOOTDELAY 3 |
| 92 | #define CONFIG_ETHADDR 08:00:3e:26:0a:5b |
| 93 | #define CONFIG_NETMASK 255.255.0.0 |
| 94 | #define CONFIG_IPADDR 192.168.0.21 |
| 95 | #define CONFIG_SERVERIP 192.168.0.250 |
| 96 | #define CONFIG_BOOTCOMMAND "bootm 40000" |
| 97 | #define CONFIG_BOOTARGS "root=/dev/mtdblock2 prompt_ramdisk=0 load_ramdisk=1 console=ttyS0,115200" |
| 98 | |
| 99 | #define CONFIG_CMDLINE_TAG |
| 100 | #define CONFIG_INITRD_TAG |
| 101 | #define CONFIG_SETUP_MEMORY_TAGS |
| 102 | |
Jon Loeliger | aa2d2c2 | 2007-07-04 22:33:17 -0500 | [diff] [blame] | 103 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 104 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 105 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 106 | #endif |
| 107 | |
| 108 | /* |
| 109 | * Miscellaneous configurable options |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_HUSH_PARSER 1 |
| 112 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 115 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 116 | #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 117 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 119 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 121 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 122 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 123 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 124 | #define CONFIG_SYS_DEVICE_NULLDEV 1 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */ |
| 127 | #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_LOAD_ADDR 0xa2000000 /* default load address */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 130 | |
Micha Kalfon | 8a75a5b | 2009-02-11 19:50:11 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_HZ 1000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 133 | |
| 134 | /* valid baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | e75f633 | 2009-02-20 03:47:50 +0100 | [diff] [blame] | 137 | #ifdef CONFIG_MMC |
| 138 | #define CONFIG_PXA_MMC |
| 139 | #define CONFIG_CMD_MMC |
| 140 | #endif |
| 141 | |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 142 | /* |
| 143 | * Stack sizes |
| 144 | * |
| 145 | * The stack sizes are set up in start.S using the settings below |
| 146 | */ |
| 147 | #define CONFIG_STACKSIZE (128*1024) /* regular stack */ |
| 148 | #ifdef CONFIG_USE_IRQ |
| 149 | #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ |
| 150 | #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ |
| 151 | #endif |
| 152 | |
| 153 | /* |
| 154 | * Physical Memory Map |
| 155 | */ |
| 156 | #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */ |
| 157 | #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */ |
| 158 | #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ |
| 159 | #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */ |
| 160 | #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */ |
| 161 | #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */ |
| 162 | #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */ |
| 163 | #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */ |
| 164 | #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */ |
| 165 | |
| 166 | #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */ |
| 167 | #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */ |
| 168 | #define PHYS_FLASH_SIZE 0x00800000 /* 4 MB */ |
| 169 | |
| 170 | /* Not entirely sure about this - DS/CHC */ |
| 171 | #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */ |
| 172 | #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */ |
| 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1 |
| 175 | #define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 176 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 178 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 179 | |
| 180 | /* |
| 181 | * GPIO settings |
| 182 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_GPSR0_VAL 0x00000000 /* Don't set anything */ |
| 184 | #define CONFIG_SYS_GPSR1_VAL 0x00000080 |
| 185 | #define CONFIG_SYS_GPSR2_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_GPCR0_VAL 0x00000000 /* Don't clear anything */ |
| 188 | #define CONFIG_SYS_GPCR1_VAL 0x00000000 |
| 189 | #define CONFIG_SYS_GPCR2_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 190 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_GPDR0_VAL 0x00000000 |
| 192 | #define CONFIG_SYS_GPDR1_VAL 0x000007C3 |
| 193 | #define CONFIG_SYS_GPDR2_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 194 | |
| 195 | /* Edge detect registers (these are set by the kernel) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_GRER0_VAL 0x00000000 |
| 197 | #define CONFIG_SYS_GRER1_VAL 0x00000000 |
| 198 | #define CONFIG_SYS_GRER2_VAL 0x00000000 |
| 199 | #define CONFIG_SYS_GFER0_VAL 0x00000000 |
| 200 | #define CONFIG_SYS_GFER1_VAL 0x00000000 |
| 201 | #define CONFIG_SYS_GFER2_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_GAFR0_L_VAL 0x00000000 |
| 204 | #define CONFIG_SYS_GAFR0_U_VAL 0x00000000 |
| 205 | #define CONFIG_SYS_GAFR1_L_VAL 0x00008010 /* Use FF UART Send and Receive */ |
| 206 | #define CONFIG_SYS_GAFR1_U_VAL 0x00000000 |
| 207 | #define CONFIG_SYS_GAFR2_L_VAL 0x00000000 |
| 208 | #define CONFIG_SYS_GAFR2_U_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_PSSR_VAL 0x20 |
| 211 | #define CONFIG_SYS_CCCR_VAL 0x00000141 /* 100 MHz memory, 200 MHz CPU */ |
| 212 | #define CONFIG_SYS_CKEN_VAL 0x00000060 /* FFUART and STUART enabled */ |
| 213 | #define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 214 | |
| 215 | /* |
| 216 | * Memory settings |
| 217 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_MSC0_VAL 0x00007FF0 /* Not properly calculated - FIXME (DS) */ |
| 219 | #define CONFIG_SYS_MSC1_VAL 0x00000000 |
| 220 | #define CONFIG_SYS_MSC2_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 221 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_MDCNFG_VAL 0x00000aC9 /* Memory timings for the SDRAM. |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 223 | tRP=2, CL=2, tRCD=2, tRAS=5, tRC=8 */ |
| 224 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_MDREFR_VAL 0x00403018 /* Initial setting, individual */ |
wdenk | 336b2bc | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 226 | /* bits set in lowlevel_init.S */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_MDMRS_VAL 0x00000000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 228 | |
| 229 | /* |
| 230 | * PCMCIA and CF Interfaces |
| 231 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_MECR_VAL 0x00000000 /* Hangover from Lubbock. |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 233 | Needs calculating. (DS/CHC) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_MCMEM0_VAL 0x00010504 |
| 235 | #define CONFIG_SYS_MCMEM1_VAL 0x00010504 |
| 236 | #define CONFIG_SYS_MCATT0_VAL 0x00010504 |
| 237 | #define CONFIG_SYS_MCATT1_VAL 0x00010504 |
| 238 | #define CONFIG_SYS_MCIO0_VAL 0x00004715 |
| 239 | #define CONFIG_SYS_MCIO1_VAL 0x00004715 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 240 | |
| 241 | /* |
| 242 | * FLASH and environment organization |
| 243 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 245 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 246 | |
| 247 | /* timeout values are in ticks */ |
| 248 | /* FIXME */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 250 | #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 251 | |
| 252 | /* Flash protection */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_FLASH_PROTECTION 1 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 254 | |
| 255 | /* FIXME */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 256 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 257 | #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x3C000) /* Addr of Environment Sector */ |
| 258 | #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */ |
| 259 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 260 | |
| 261 | /* Option added to get around byte ordering issues in the flash driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_LITTLE_ENDIAN 1 |
wdenk | 6800519 | 2005-01-09 21:28:15 +0000 | [diff] [blame] | 263 | |
| 264 | #endif /* __CONFIG_H */ |