blob: 82fdff51dacc54358627696f49edbaf60fa4ceab [file] [log] [blame]
Marek Vasut0d9a4a02018-08-13 19:32:14 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Marek Vasut <marex@denx.de>
4 *
5 * Altera SoCFPGA EMAC extras
6 */
7
8#include <common.h>
Chee Hong Angc0649b52020-12-24 18:21:05 +08009#include <asm/arch/secure_reg_helper.h>
10#include <asm/arch/system_manager.h>
Marek Vasut0d9a4a02018-08-13 19:32:14 +020011#include <asm/io.h>
12#include <dm.h>
13#include <clk.h>
14#include <phy.h>
15#include <regmap.h>
16#include <reset.h>
17#include <syscon.h>
18#include "designware.h"
Simon Glass9bc15642020-02-03 07:36:16 -070019#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070020#include <linux/err.h>
Marek Vasut0d9a4a02018-08-13 19:32:14 +020021
Simon Glassb75b15b2020-12-03 16:55:23 -070022struct dwmac_socfpga_plat {
Marek Vasut0d9a4a02018-08-13 19:32:14 +020023 struct dw_eth_pdata dw_eth_pdata;
Marek Vasut0d9a4a02018-08-13 19:32:14 +020024 void *phy_intf;
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010025 u32 reg_shift;
Marek Vasut0d9a4a02018-08-13 19:32:14 +020026};
27
Simon Glassaad29ae2020-12-03 16:55:21 -070028static int dwmac_socfpga_of_to_plat(struct udevice *dev)
Marek Vasut0d9a4a02018-08-13 19:32:14 +020029{
Simon Glassb75b15b2020-12-03 16:55:23 -070030 struct dwmac_socfpga_plat *pdata = dev_get_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020031 struct regmap *regmap;
32 struct ofnode_phandle_args args;
33 void *range;
34 int ret;
35
36 ret = dev_read_phandle_with_args(dev, "altr,sysmgr-syscon", NULL,
37 2, 0, &args);
38 if (ret) {
39 dev_err(dev, "Failed to get syscon: %d\n", ret);
40 return ret;
41 }
42
43 if (args.args_count != 2) {
44 dev_err(dev, "Invalid number of syscon args\n");
45 return -EINVAL;
46 }
47
48 regmap = syscon_node_to_regmap(args.node);
49 if (IS_ERR(regmap)) {
50 ret = PTR_ERR(regmap);
51 dev_err(dev, "Failed to get regmap: %d\n", ret);
52 return ret;
53 }
54
55 range = regmap_get_range(regmap, 0);
56 if (!range) {
57 dev_err(dev, "Failed to get regmap range\n");
58 return -ENOMEM;
59 }
60
61 pdata->phy_intf = range + args.args[0];
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010062 pdata->reg_shift = args.args[1];
Marek Vasut0d9a4a02018-08-13 19:32:14 +020063
Simon Glassaad29ae2020-12-03 16:55:21 -070064 return designware_eth_of_to_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020065}
66
Chee Hong Angc0649b52020-12-24 18:21:05 +080067static int dwmac_socfpga_do_setphy(struct udevice *dev, u32 modereg)
68{
69 struct dwmac_socfpga_plat *pdata = dev_get_plat(dev);
70 u32 modemask = SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << pdata->reg_shift;
71
72#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_ATF)
73 u32 index = ((u64)pdata->phy_intf - socfpga_get_sysmgr_addr() -
74 SYSMGR_SOC64_EMAC0) >> 2;
75
76 u32 id = SOCFPGA_SECURE_REG_SYSMGR_SOC64_EMAC0 + index;
77
78 int ret = socfpga_secure_reg_update32(id,
79 modemask,
80 modereg << pdata->reg_shift);
81 if (ret) {
82 dev_err(dev, "Failed to set PHY register via SMC call\n");
83 return ret;
84 }
85#else
86 clrsetbits_le32(pdata->phy_intf, modemask,
87 modereg << pdata->reg_shift);
88#endif
89
90 return 0;
91}
92
Marek Vasut0d9a4a02018-08-13 19:32:14 +020093static int dwmac_socfpga_probe(struct udevice *dev)
94{
Simon Glassb75b15b2020-12-03 16:55:23 -070095 struct dwmac_socfpga_plat *pdata = dev_get_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020096 struct eth_pdata *edata = &pdata->dw_eth_pdata.eth_pdata;
97 struct reset_ctl_bulk reset_bulk;
98 int ret;
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010099 u32 modereg;
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200100
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100101 switch (edata->phy_interface) {
102 case PHY_INTERFACE_MODE_MII:
103 case PHY_INTERFACE_MODE_GMII:
104 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
105 break;
106 case PHY_INTERFACE_MODE_RMII:
107 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII;
108 break;
109 case PHY_INTERFACE_MODE_RGMII:
110 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
111 break;
112 default:
113 dev_err(dev, "Unsupported PHY mode\n");
114 return -EINVAL;
115 }
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200116
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100117 ret = reset_get_bulk(dev, &reset_bulk);
118 if (ret) {
119 dev_err(dev, "Failed to get reset: %d\n", ret);
120 return ret;
121 }
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200122
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100123 reset_assert_bulk(&reset_bulk);
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200124
Chee Hong Angc0649b52020-12-24 18:21:05 +0800125 ret = dwmac_socfpga_do_setphy(dev, modereg);
126 if (ret)
127 return ret;
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200128
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100129 reset_release_bulk(&reset_bulk);
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200130
131 return designware_eth_probe(dev);
132}
133
134static const struct udevice_id dwmac_socfpga_ids[] = {
135 { .compatible = "altr,socfpga-stmmac" },
136 { }
137};
138
139U_BOOT_DRIVER(dwmac_socfpga) = {
140 .name = "dwmac_socfpga",
141 .id = UCLASS_ETH,
142 .of_match = dwmac_socfpga_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700143 .of_to_plat = dwmac_socfpga_of_to_plat,
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200144 .probe = dwmac_socfpga_probe,
145 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700146 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glassb75b15b2020-12-03 16:55:23 -0700147 .plat_auto = sizeof(struct dwmac_socfpga_plat),
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200148 .flags = DM_FLAG_ALLOC_PRIV_DMA,
149};